# **BlueNRG-1**



# Bluetooth® low energy wireless system-on-chip

Datasheet - production data



#### **Features**

- Bluetooth specification compliant master, slave and multiple roles simultaneously, single-mode Bluetooth low energy systemon-chip
- Operating supply voltage: from 1.7 to 3.6 V
- Integrated linear regulator and DC-DC stepdown converter
- Operating temperature range: -40 °C to 105 °C
- High performance, ultra-low power Cortex-M0 32-bit based architecture core
- Programmable 160 KB Flash
- 24 KB RAM with retention (two 12 KB banks)
- 1 x UART interface
- 1 x SPI interface
- 2 x I<sup>2</sup>C interface
- 14 or 15 GPIO
- 2 x multifunction timer
- 10-bit ADC
- Watchdog & RTC
- DMA controller
- PDM stream processor
- 16 or 32 MHz crystal oscillator
- 32 kHz crystal oscillator

- 32 kHz ring oscillator
- Battery voltage monitor and temperature
  sensor
- Up to +8 dBm available output power (at antenna connector)
- Excellent RF link budget (up to 96 dB)
- Accurate RSSI to allow power control
- 8.2 mA maximum TX current (@ 0 dBm, 3.0 V)
- Down to 1 µA current consumption with active BLE stack (sleep mode)
- Compliant with the following radio frequency regulations: ETSI EN 300 328, EN 300 440, FCC CFR47 Part 15, ARIB STD-T66
- Pre-programmed bootloader via UART
- QFN32, WCSP34 package option
- Dedicated wettable flank QFN package for automotive grade qualification

# **Applications**

- Automotive product
- Watches
- Fitness, wellness and sports
- Consumer medical
- Security/proximity
- Remote control
- Home and industrial automation
- Assisted living
- Mobile phone peripherals
- Lighting
- PC peripherals

Table 1: Device summary table

| Order code   | Package                                          | Packing       |
|--------------|--------------------------------------------------|---------------|
| BLUENRG-132  | QFN32<br>(5 x 5 mm)                              | Tape and reel |
| BLUENRG-134  | WLCSP34                                          | Tape and reel |
| BLUENRG-132Y | QFN32<br>(5 x 5 mm)<br>Automotive<br>grade Level | Tape and reel |

# **Contents**

| escrip | tion        |                                  | 11 |
|--------|-------------|----------------------------------|----|
| lueNR  | G-1 Bluete  | ooth low energy stack            | 12 |
| unctio | nal details | 5                                | 14 |
| 3.1    | Core        |                                  | 14 |
| 3.2    |             |                                  |    |
| 3.3    | -           | S                                |    |
| 3.4    |             | anagement                        |    |
| 5.4    | 3.4.1       | States description               |    |
|        | 3.4.2       | Power saving strategy            |    |
|        | 3.4.3       | System controller registers      |    |
| 3.5    |             | nd reset management              |    |
| 0.0    | 3.5.1       | Reset management                 |    |
|        | 3.5.2       | Reset and wakeup reason decoding |    |
|        | 3.5.3       | Switching to external clock      |    |
|        | 3.5.4       | Clock and reset registers        |    |
| 3.6    | ADC         |                                  | 27 |
|        | 3.6.1       | Introduction                     | 27 |
|        | 3.6.2       | Functional overview              | 27 |
|        | 3.6.3       | ADC registers                    | 30 |
| 3.7    | DMA         |                                  | 34 |
|        | 3.7.1       | Introduction                     | 34 |
|        | 3.7.2       | Functional overview              | 34 |
|        | 3.7.3       | DMA registers                    | 41 |
| 3.8    | SPI         |                                  | 49 |
|        | 3.8.1       | Introduction                     | 49 |
|        | 3.8.2       | Functional overview              | 50 |
|        | 3.8.3       | SPI registers                    | 54 |
| 3.9    | UART        |                                  | 61 |
|        | 3.9.1       | Introduction                     | 61 |
|        | 3.9.2       | Functional description           | 61 |
|        | 3.9.3       | UART registers                   | 69 |
| 3.10   | I2C         |                                  | 82 |
|        | 3.10.1      | Introduction                     | 82 |
|        | 3.10.2      | Functional description           | 82 |
|        | 3.10.3      | I <sup>2</sup> C registers       | 84 |

| BlueNRG-1 | Contents |
|-----------|----------|
|           |          |

|     | 3.11     | Flash con  | troller                                 | 101   |
|-----|----------|------------|-----------------------------------------|-------|
|     |          | 3.11.1     | Flash controller introduction           | 101   |
|     |          | 3.11.2     | Flash controller functional description | 101   |
|     |          | 3.11.3     | Flash controller registers              | 104   |
|     | 3.12     | GPIO       |                                         | 108   |
|     |          | 3.12.1     | Introduction                            | 108   |
|     |          | 3.12.2     | Functional description                  | 108   |
|     |          | 3.12.3     | GPIO registers                          | 111   |
|     | 3.13     | MFT        |                                         | 116   |
|     |          | 3.13.1     | MFT introduction                        | 116   |
|     |          | 3.13.2     | MFT functional description              | 116   |
|     |          | 3.13.3     | MFT registers                           | 126   |
|     | 3.14     | Watchdog   | J                                       | 128   |
|     |          | 3.14.1     | Introduction                            | 128   |
|     |          | 3.14.2     | Functional description                  | 129   |
|     |          | 3.14.3     | Watchdog registers                      | 129   |
|     | 3.15     | RTC        |                                         | 132   |
|     |          | 3.15.1     | Introduction                            | 132   |
|     |          | 3.15.2     | Functional description                  | 132   |
|     |          | 3.15.3     | RTC registers                           | 134   |
|     | 3.16     | RNG        |                                         | 141   |
|     |          | 3.16.1     | Introduction                            | 141   |
|     |          | 3.16.2     | Functional description                  | 141   |
|     |          | 3.16.3     | RNG registers                           | 141   |
|     | 3.17     | PDM stream | am processor                            | 142   |
|     | 3.18     | System tii | mer (SysTick)                           | 142   |
|     | 3.19     | TX/RX ev   | ent alert                               | 142   |
|     | 3.20     | SWD deb    | ug feature                              | 143   |
|     |          | 3.20.1     | Debugging tips                          |       |
|     | 3.21     | Bluetooth  | low energy radio                        |       |
|     | 0.2.     | 3.21.1     | Radio operating modes                   |       |
|     | 3.22     |            | ammed bootloader                        |       |
| 4   |          |            |                                         |       |
|     |          | _          |                                         |       |
| 5   | _        |            |                                         |       |
| 6   |          |            | t                                       |       |
| 7   | Absolute | e maximu   | m ratings and thermal data              | 154   |
| 577 |          |            | DocID028866 Rev 1                       | 3/173 |

| ataulatia a                                   |            |
|-----------------------------------------------|------------|
| cteristics                                    | 155        |
| cification                                    | 156        |
| rical characteristics                         | 156        |
| .1 Peripheral current consumption             | 157        |
| eneral characteristics                        | 157        |
| ansmitter characteristics                     | 158        |
| eceiver characteristics                       | 158        |
| speed crystal oscillator characteristics      | 160        |
| 5.1 High speed crystal oscillator             | 161        |
| speed crystal oscillator characteristics      | 162        |
| speed ring oscillator characteristics         | 162        |
| speed ring oscillator characteristics         | 162        |
| ctional frequency synthesizer characteristics | 162        |
| ary blocks characteristics                    | 163        |
| mation                                        | 165        |
| 32 package information                        | 166        |
|                                               |            |
|                                               |            |
|                                               | cification |

Revision history ......172

12

BlueNRG-1 List of tables

# List of tables

| Table 1: Device summary table                                                                                                                                          | 1  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Table 2: Interrupt vectors                                                                                                                                             |    |
| Table 3: Relationship between BlueNRG-1 states and functional blocks                                                                                                   | 17 |
| Table 4: SYSTEM_CTRL registers                                                                                                                                         | 18 |
| Table 5: SYSTEM_CTRL - WKP_IO_IS register description: address offset                                                                                                  |    |
| SYSTEM_CTRL_BASE_ADDR+0x00                                                                                                                                             | 18 |
| Table 6: SYSTEM_CTRL - WKP_IO_IE register description: address offset                                                                                                  |    |
| SYSTEM_CTRL_BASE_ADDR+0x04                                                                                                                                             | 19 |
| Table 7: SYSTEM_CTRL - CTRL register description: address offset                                                                                                       |    |
| SYSTEM_CTRL_BASE_ADDR+0x08                                                                                                                                             |    |
| Table 8: AHBUPCONV registers                                                                                                                                           |    |
| Table 9: BLUE_CTRL registers                                                                                                                                           |    |
| Table 10: CKGEN_SOC registers                                                                                                                                          | 23 |
| Table 11: CKGEN_SOC - CONTROL register description: address offset                                                                                                     |    |
| CKGEN_SOC_BASE_ADDR+0x00                                                                                                                                               | 23 |
| Table 12: CKGEN_SOC - REASON_RST register description: address offset                                                                                                  |    |
| CKGEN_SOC_BASE_ADDR+0x08                                                                                                                                               | 24 |
| Table 13: CKGEN_SOC - DIE_ID register description: address offset                                                                                                      |    |
| CKGEN_SOC_BASE_ADDR+0x1C                                                                                                                                               | 24 |
| Table 14: CKGEN_SOC - CLOCK_EN register description: address offset                                                                                                    |    |
| CKGEN_SOC_BASE_ADDR+0x20                                                                                                                                               | 24 |
| Table 15: CKGEN_SOC - DMA_CONFIG register description: address offset                                                                                                  |    |
| CKGEN_SOC_BASE_ADDR+0x24                                                                                                                                               |    |
| Table 16: CKGEN_BLE registers                                                                                                                                          | 25 |
| Table 17: CKGEN_BLE - REASON_RST register description: address offset                                                                                                  |    |
| CKGEN_BLE_BASE_ADDR+0x08                                                                                                                                               | 25 |
| Table 18: CKGEN_BLE - CLK32K_COUNT register description: address offset                                                                                                |    |
| CKGEN_BLE_BASE_ADDR+0x0C                                                                                                                                               | 26 |
| Table 19: CKGEN_BLE - CLK32K_PERIOD register description: address offset                                                                                               |    |
| CKGEN_BLE_BASE_ADDR+0x10                                                                                                                                               | 26 |
| Table 20: CKGEN_BLE - CLK32K_FREQ register description: address offset                                                                                                 |    |
| CKGEN_BLE_BASE_ADDR+0x14                                                                                                                                               | 26 |
| Table 21: CKGEN_BLE - CLK32K_IT register description: address offset                                                                                                   |    |
| CKGEN_BLE_BASE_ADDR+0x18                                                                                                                                               |    |
| Table 22: ADC channels                                                                                                                                                 |    |
| Table 23: ADC data rate                                                                                                                                                |    |
| Table 24: ADC data rate with microphone mode                                                                                                                           |    |
| Table 25: ADC registers                                                                                                                                                |    |
| Table 26: ADC - CTRL register description: address offset ADC_BASE_ADDR+0x00                                                                                           | 30 |
| Table 27: ADC - CONF register description: address offset ADC_BASE_ADDR+0x04                                                                                           |    |
| Table 28: ADC - IRQSTAT register description: address offset ADC_BASE_ADDR+0x08 Table 29: ADC - IRQMASK register description: address offset ADC_BASE_ADDR+0x0C        |    |
|                                                                                                                                                                        |    |
| Table 30: ADC - DATA_CONV register description: address offset ADC_BASE_ADDR+0x14                                                                                      |    |
| Table 31: ADC - OFFSET register description: address offset ADC_BASE_ADDR+0x18                                                                                         |    |
| Table 32: ADC - SR_REG register description: address offset ADC_BASE_ADDR+0x20<br>Table 33: ADC - THRESHOLD_HI register description: address offset ADC_BASE_ADDR+0x24 |    |
|                                                                                                                                                                        |    |
| Table 34: ADC - THRESHOLD_LO register description: address offset ADC_BASE_ADDR+0x28 Table 35: Programmable data width and endian behavior (when bits PINC = MINC = 1) |    |
| Table 35: Programmable data width and endian behavior (when bits PINC = MINC = 1)                                                                                      |    |
| Table 37: DMA interrupt requests                                                                                                                                       |    |
| Table 37: DMA registers  Table 38: DMA - ISR register description: address offset DMA_BASE_ADDR+0x00                                                                   |    |
| Table 39: DMA - ISK register description: address offset DMA_BASE_ADDR+0x04                                                                                            |    |
| Table 40: DMA CHx registers                                                                                                                                            |    |
| Table 40. DIMIT_OF IA TEGISTERS                                                                                                                                        | 41 |



List of tables BlueNRG-1

| Table 41: DMA_CHx - CCR register description: address offset DMA_CHX_BASE_ADDR+0x00                    |                                                          |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| Table 42: DMA_CHx - CNDTR register description: address offset DMA_CHX_BASE_ADDR+0x04                  |                                                          |
| Table 43: DMA_CHx - CPAR register description: address offset DMA_CHX_BASE_ADDR+0x08                   |                                                          |
| Table 44: DMA_CHx - CMAR register description: address offset DMA_CHX_BASE_ADDR+0x0C .                 |                                                          |
| Table 45: SPI clock phase and clock polarity                                                           | 50                                                       |
| Table 46: SPI TX endianness                                                                            | 51                                                       |
| Table 47: SPI RX endianness                                                                            | 51                                                       |
| Table 48: SPI registers                                                                                | 54                                                       |
| Table 49: SPI - CR0 register description: address offset SPI_BASE_ADDR+0x00                            | 54                                                       |
| Table 50: SPI - CR1 register description: address offset SPI_BASE_ADDR+0x04                            |                                                          |
| Table 51: SPI - DR register description: address offset SPI_BASE_ADDR+0x08                             |                                                          |
| Table 52: SPI - SR register description: address offset SPI_BASE_ADDR+0x0C                             |                                                          |
| Table 53: SPI - CPSR register description: address offset SPI_BASE_ADDR+0x10                           |                                                          |
| Table 54: SPI - IMSC register description. Address offset SPI_BASE_ADDR+0x14                           |                                                          |
| Table 55: SPI - RIS register description: address offset SPI_BASE_ADDR+0x18                            |                                                          |
| Table 56: SPI - MIS register description: address offset SPI_BASE_ADDR+0x1C                            |                                                          |
| Table 57: SPI - ICR register description: address offset SPI_BASE_ADDR+0x20                            |                                                          |
| Table 58: SPI - DMACR register description: address offset SPI_BASE_ADDR+0x24                          |                                                          |
| Table 59: SPI – RXFRM register description: address offset SPI_BASE_ADDR+0x24                          |                                                          |
|                                                                                                        |                                                          |
| Table 60: SPI – CHN register description: address offset SPI_BASE_ADDR+0x2C                            |                                                          |
| Table 61: SPI – WDTXF register description: address offset SPI_BASE_ADDR + 0x30                        | 60                                                       |
| Table 62: SPI - ITCR register description: address offset SPI_BASE_ADDR+0x80                           | 60                                                       |
| Table 63: SPI – TDR register description: address offset SPI_BASE_ADDR+0x8C                            | 60                                                       |
| Table 64: RX FIFO errors                                                                               | 61                                                       |
| Table 65: Typical baud rates with OVSFACT = 0                                                          | 63                                                       |
| Table 66: Typical baud rates with OVSFACT = 1                                                          |                                                          |
| Table 67: Control bits to enable and disable hardware flow control                                     |                                                          |
| Table 68: Control bits to enable and program receive software flow control                             |                                                          |
| Table 69: Control bits to enable and program transmit software flow control                            | ~~                                                       |
| rable 69. Control bits to enable and program transmit software now control                             | 66                                                       |
| Table 70: UART registers                                                                               | 69                                                       |
| Table 70: UART registers                                                                               | 69                                                       |
| Table 70: UART registers  Table 71: UART - DR register description: address offset UART_BASE_ADDR+0x00 | 69<br>70                                                 |
| Table 70: UART registers                                                                               | 69<br>70<br>70                                           |
| Table 70: UART registers                                                                               | 69<br>70<br>70                                           |
| Table 70: UART registers                                                                               | 69<br>70<br>71<br>71                                     |
| Table 70: UART registers                                                                               | 69<br>70<br>71<br>71                                     |
| Table 70: UART registers                                                                               | 69<br>70<br>71<br>71<br>72                               |
| Table 70: UART registers                                                                               | 69<br>70<br>71<br>71<br>72<br>73                         |
| Table 70: UART registers                                                                               | 69<br>70<br>71<br>71<br>72<br>73                         |
| Table 70: UART registers                                                                               | 69<br>70<br>71<br>72<br>73<br>73                         |
| Table 70: UART registers                                                                               | 69707172737375                                           |
| Table 70: UART registers                                                                               | 6970717273737476                                         |
| Table 70: UART registers                                                                               | 69<br>70<br>71<br>72<br>73<br>73<br>74<br>76<br>76       |
| Table 70: UART registers                                                                               | 69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>76       |
| Table 70: UART registers                                                                               | 69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>76<br>77 |
| Table 70: UART registers                                                                               | 69707172737475767677                                     |
| Table 70: UART registers                                                                               | 697071727374757676777878                                 |
| Table 70: UART registers                                                                               | 69707172737475767678788081                               |
| Table 70: UART registers                                                                               | 69707172737475767678788081                               |
| Table 70: UART registers                                                                               | 69707173737576767778788081                               |
| Table 70: UART registers                                                                               | 69707173737576767778788081                               |
| Table 70: UART registers                                                                               | 6970717373757676777878808181                             |
| Table 70: UART registers                                                                               | 697071727375767677787980818181                           |
| Table 70: UART registers                                                                               | 697071727375767677787980818181                           |
| Table 70: UART registers                                                                               | 69707172737475767677787980818181                         |
| Table 70: UART registers                                                                               | 697071727374757676798081818181                           |

BlueNRG-1 List of tables

| Table 96: I2C - SR register description: address offset I2CX_BASE_ADDR+0x14               | 89  |
|-------------------------------------------------------------------------------------------|-----|
| Table 97: I2C - RFR register description: address offset I2CX_BASE_ADDR+0x18              |     |
| Table 98: I2C - TFTR register description: address offset I2CX_BASE_ADDR+0x1C             | 91  |
| Table 99: I2C - RFTR register description: address offset I2CX_BASE_ADDR+0x20             | 91  |
| Table 100: I2C - DMAR register description: address offset I2CX_BASE_ADDR+0x24            |     |
| Table 101: I2C - BRCR register description: address offset I2CX_BASE_ADDR+0x28            |     |
| Table 102: I2C - IMSCR register description: address offset I2CX_BASE_ADDR+0x2C           |     |
| Table 103: I2C - RISR register description: address offset I2CX_BASE_ADDR+0x30            |     |
| Table 104: I2C - MISR register description: address offset I2CX_BASE_ADDR+0x34            |     |
| Table 105: I2C - ICR register description: address offset I2CX_BASE_ADDR+0x38             |     |
| Table 106: I2C - THDDAT register description: address offset I2CX_BASE_ADDR+0x4C          |     |
| Table 107: I2C - THDSTA_FST_STD register description: address offset I2CX_BASE_ADDR+0x50. |     |
| Table 108: I2C - TSUSTA_FST_STD register description: address offset I2CX_BASE_ADDR+0x58. |     |
| Table 109: Flash commands                                                                 |     |
| Table 110: Flash interface timing                                                         |     |
| Table 111: FLASH controller registers                                                     | 104 |
| Table 112: FLASH – COMMAND register description: address offset FLASH_BASE_ADDR+0x00      | 104 |
| Table 113: FLASH – CONFIG register description: address offset FLASH_BASE_ADDR+0x04       |     |
|                                                                                           |     |
| Table 114: FLASH - IRQSTAT register description: address offset FLASH_BASE_ADDR+0x08      |     |
| Table 115: FLASH - IRQMASK register description: address offset FLASH_BASE_ADDR+0x0C      |     |
| Table 116: FLASH - IRQRAW register description: address offset FLASH_BASE_ADDR+0x10       |     |
| Table 117: FLASH – SIZE register description: address offset FLASH_BASE_ADDR+0x14         |     |
| Table 118: FLASH – ADDRESS register description: address offset FLASH_BASE_ADDR+0x18      |     |
| Table 119: FLASH – LFSRVAL register description: address offset FLASH_BASE_ADDR+0x24      |     |
| Table 120: FLASH – TIMETRIM1 register description: address offset FLASH_BASE_ADDR+0x28    |     |
| Table 121: FLASH – TIMETRIM2 register description: address offset FLASH_BASE_ADDR+0x2C    |     |
| Table 122: FLASH – TIMETRIM3 register description: address offset FLASH_BASE_ADDR+0x30    |     |
| Table 123: FLASH – DATA0 register description: address offset FLASH_BASE_ADDR+0x40        |     |
| Table 124: FLASH – DATA1 register description: address offset FLASH_BASE_ADDR+0x44        |     |
| Table 125: FLASH – DATA2 register description: address offset FLASH_BASE_ADDR+0x48        |     |
| Table 126: FLASH – DATA3 register description: address offset FLASH_BASE_ADDR+0x4C        | 107 |
| Table 127: IO functional map                                                              |     |
| Table 128: GPIO interrupt modes                                                           | 109 |
| Table 129: Pin characteristics                                                            | 109 |
| Table 130: IO pull values                                                                 | 109 |
| Table 131: GPIO registers                                                                 | 111 |
| Table 132: GPIO – DATA register description: address offset GPIO_BASE_ADDR+0x00           | 112 |
| Table 133: GPIO – OEN register description: address offset GPIO_BASE_ADDR+0x04            |     |
| Table 134: GPIO – PE register description: address offset GPIO_BASE_ADDR+0x08             |     |
| Table 135: GPIO – DS register description: address offset GPIO_BASE_ADDR+0x0C             | 112 |
| Table 136: GPIO – IS register description: address offset GPIO BASE ADDR+0x10             |     |
| Table 137: GPIO – IBE register description: address offset GPIO_BASE_ADDR+0x14            |     |
| Table 138: GPIO – IEV register description: address offset GPIO_BASE_ADDR+0x18            |     |
| Table 139: GPIO – IE register description: address offset GPIO_BASE_ADDR+0x1C             |     |
| Table 140: GPIO – MIS register description: address offset GPIO_BASE_ADDR+0x24            |     |
| Table 141: GPIO – IC register description: address offset GPIO_BASE_ADDR+0x28             |     |
| Table 142: GPIO - MODE0 register description: address offset GPIO_BASE_ADDR+0x2C          |     |
| Table 143: GPIO – MODE1 register description: address offset GPIO_BASE_ADDR+0x30          |     |
| Table 144: GPIO – MODE register description: address offset GPIO_BASE_ADDR+0x3C           |     |
| Table 144: GPIO – DATS register description: address offset GPIO_BASE_ADDR+0x3C           |     |
| Table 145. GPIO – DATC register description: address offset GPIO_BASE_ADDR+0x40           | 110 |
|                                                                                           |     |
| Table 149: MET IO functions                                                               |     |
| Table 148: MFT IO functions                                                               |     |
| Table 149: MFT interrupt functions                                                        |     |
| Table 150: MFTX registers                                                                 |     |
| Table 151: MFTX – TNCNT1 register description: address offset MFTX_BASE_ADDR+0x00         | 126 |

List of tables BlueNRG-1

| Table 152: MFTX – TNCRA register description: address offset MFTX_BASE_ADDR+0x04   |      |
|------------------------------------------------------------------------------------|------|
| Table 153: MFTX – TNCRB register description: address offset MFTX_BASE_ADDR+0x08   |      |
| Table 154: MFTX – TNCNT2 register description: address offset MFTX_BASE_ADDR+0x0C  |      |
| Table 155: MFTX – TNPRSC register description: address offset MFTX_BASE_ADDR+0x10  |      |
| Table 156: MFTX - TNCKC register description: address offset MFTX_BASE_ADDR+0x14   |      |
| Table 157: MFTX - TNMCTRL register description: address offset MFTX_BASE_ADDR+0x18 | .127 |
| Table 158: MFTX - TNICTRL register description: address offset MFTX_BASE_ADDR+0x1C |      |
| Table 159: MFTX - TNICLR register description: address offset MFTX_BASE_ADDR+0x20  |      |
| Table 160: Watchdog interrupt interval                                             |      |
| Table 161: WDG registers                                                           | .129 |
| Table 162: WDG - LR register description: address offset WDG_BASE_ADDR+0x00        |      |
| Table 163: WDG - VAL register description: address offset WDG_BASE_ADDR+0x04       |      |
| Table 164: WDG - CR register description: address offset WDG_BASE_ADDR+0x08        |      |
| Table 165: WDG - ICR register description: address offset WDG_BASE_ADDR+0x0C       |      |
| Table 166: WDG - RIS register description: address offset WDG_BASE_ADDR+0x10       |      |
| Table 167: WDG - MIS register description: address offset WDG_BASE_ADDR+0x14       |      |
| Table 168: WDG - LOCK register description: address offset WDG_BASE_ADDR+0xC00     |      |
| Table 169: RTC modes                                                               |      |
| Table 170: RTC registers                                                           |      |
| Table 171: RTC - CWDR register description: address offset RTC_BASE_ADDR+0x00      |      |
| Table 172: RTC - CWDMR register description: address offset RTC_BASE_ADDR+0x04     |      |
| Table 173: RTC - CWDLR register description: address offset RTC_BASE_ADDR+0x08     |      |
| Table 174: RTC - CWYR register description: address offset RTC_BASE_ADDR+0x0C      |      |
| Table 175: RTC - CWYMR register description: address offset RTC_BASE_ADDR+0x10     |      |
| Table 176: RTC - CWYLR register description: address offset RTC_BASE_ADDR+0x14     |      |
| Table 177: RTC - CTCR register description: address offset RTC_BASE_ADDR+0x18      |      |
| Table 178: RTC - IMSC register description: address offset RTC_BASE_ADDR+0x1C      |      |
| Table 179: RTC - RIS register description: address offset RTC_BASE_ADDR+0x20       |      |
| Table 180: RTC - MIS register description: address offset RTC_BASE_ADDR+0x24       |      |
| Table 181: RTC - ICR register description: address offset RTC_BASE_ADDR+0x28       |      |
| Table 182: RTC – TDR register description: address offset RTC_BASE_ADDR+0x2C       |      |
| Table 183: RTC - TCR register description: address offset RTC_BASE_ADDR+0x30       |      |
| Table 184: RTC – TLR1 register description: address offset RTC_BASE_ADDR+0x34      |      |
| Table 185: RTC – TLR2 register description: address offset RTC_BASE_ADDR+0x38      |      |
| Table 186: RTC – TPR1 register description: address offset RTC_BASE_ADDR+0x3C      |      |
| Table 187: RTC – TPR2 register description: address offset RTC_BASE_ADDR+0x40      |      |
| Table 188: RTC – TPR3 register description: address offset RTC_BASE_ADDR+0x44      |      |
| Table 189: RTC – TPR4 register description: address offset RTC_BASE_ADDR+0x48      |      |
| Table 190: RTC – TIN register description: address offset RTC_BASE_ADDR+0x4C       |      |
| Table 191: RNG registers                                                           |      |
| Table 192: RNG – CR register description: address offset RNG_BASE_ADDR+0x00        |      |
| Table 193: RNG – SR register description: address offset RNG_BASE_ADDR+0x04        |      |
| Table 194: RNG – VAL register description: address offset RNG_BASE_ADDR+0x08       |      |
| Table 195: SWD port                                                                |      |
| Table 196: Pinout description                                                      |      |
| Table 197: Memory mapping                                                          | .149 |
| Table 198: External component list                                                 |      |
| Table 199: Absolute maximum ratings                                                |      |
| Table 200: Thermal data                                                            |      |
| Table 201: Recommended operating conditions                                        |      |
| Table 202: Electrical characteristics                                              |      |
| Table 203: Peripheral current consumption                                          |      |
| Table 204: RF general characteristics                                              |      |
| Table 205: RF Transmitter characteristics                                          |      |
| Table 206: RF receiver characteristics                                             | .158 |
|                                                                                    |      |

| BlueNRG-1                                                                              | List of tables |
|----------------------------------------------------------------------------------------|----------------|
| Table 207: High speed crystal oscillator characteristics                               | 160            |
| Table 208: Low speed crystal oscillator characteristics                                | 162            |
| Table 209: High speed ring oscillator characteristics                                  | 162            |
| Table 210: Low speed ring oscillator characteristics                                   | 162            |
| Table 211: N-Fractional frequency synthesizer characteristics                          | 163            |
| Table 212: Auxiliary blocks characteristics                                            | 163            |
| Table 213: QFN32 (5 x 5 x 1 pitch 0.5 mm) mechanical data                              | 167            |
| Table 214: WLCSP34 (2.66 x 2.56 x 0.5 pitch 0.4 mm) mechanical data                    | 169            |
| Table 215: Flip Chip CSP (2.71 x 2.58 x 0.5 pitch 0.4 mm) package reflow profile recom | nmendation170  |



List of figures BlueNRG-1

# List of figures

| Figure 1: BlueNRG-1 architecture block diagram                                                  | 11  |
|-------------------------------------------------------------------------------------------------|-----|
| Figure 2: BlueNRG-1 single chip RF software layers                                              |     |
| Figure 3: BlueNRG-1 network processor RF software layers                                        | 13  |
| Figure 4: BlueNRG-1 power management state machine                                              | 16  |
| Figure 5: Clock tree                                                                            |     |
| Figure 6: Reset and wakeup generation                                                           |     |
| Figure 7: Block diagram of ADC                                                                  |     |
| Figure 8: DMA request mapping in BlueNRG-1                                                      |     |
| Figure 9: UART character frame                                                                  | 62  |
| Figure 10: Hardware flow control between two similar devices                                    |     |
| Figure 11: PWM signal                                                                           |     |
| Figure 12: MFT mode 1 block diagram                                                             |     |
| Figure 13: MFT mode 1a block diagram                                                            |     |
| Figure 14: MFT mode 2 block diagram                                                             |     |
| Figure 15: MFT mode 3 block diagram                                                             |     |
| Figure 16: MFT mode 4 block diagram                                                             |     |
| Figure 17: BlueNRG-1 pin out top view (QFN32)                                                   |     |
| Figure 18: BlueNRG-1 ball out top view (WCSP34)                                                 |     |
| Figure 19: BlueNRG-1 ball out bottom view (WCSP34)                                              |     |
| Figure 20: Application circuit: active DC-DC converter QFN32 package                            |     |
| Figure 21: Application circuit: non-active DC-DC converter QFN32 package                        |     |
| Figure 22: Application circuit: active DC-DC converter WCSP34 package                           |     |
| Figure 23: Application circuit: non active DC-DC converter WCSP34 package                       |     |
| Figure 24: High speed oscillator block diagram                                                  |     |
| Figure 25: QFN32 (5 x 5 x 1 pitch 0.5 mm) package outline                                       |     |
| Figure 26: QFN32 (5 x 5 x 1 pitch 0.5 mm) package detail "A"                                    |     |
| Figure 27: WLCSP34 (2.66 x 2.56 x 0.5 pitch 0.4 mm) package outline                             |     |
| Figure 28: Flip Chip CSP (2.71 x 2.58 x 0.5 pitch 0.4 mm) package reflow profile recommendation | 170 |

**BlueNRG-1** Description

#### 1 **Description**

The BlueNRG-1 is a very low power Bluetooth low energy (BLE) single-mode system-onchip, compliant with Bluetooth specification.

The BlueNRG-1 extends the features of award-winning BlueNRG network processor, enabling the usage of the embedded Cortex M0 for running the user application code.

The BlueNRG-1 includes 160 KB of programming Flash memory, 24 KB of static RAM memory with retention (two 12 KB banks) and SPI, UART, I2C standard communication interface peripherals. It also features multifunction timers, watchdog, RTC and DMA controller.

An ADC is available for interfacing with analog sensors, and for reading the measurement of the integrated battery monitor. A digital filter is available for processing a PDM stream.

The BlueNRG-1 offers the same excellent RF performance of the BlueNRG radio, and the integrated high efficiency DC/DC converter keeps the same ultra-low power characteristics, but the BlueNRG-1 improves the BlueNRG sleep mode current consumption allowing a further increase in the battery lifetime of the applications.



Figure 1: BlueNRG-1 architecture block diagram

# 2 BlueNRG-1 Bluetooth low energy stack

The BlueNRG-1 is complemented with a Bluetooth low energy stack C library that provides:

- Master, slave role support
- GAP: central, peripheral, observer or broadcaster roles
- ATT/GATT: client and server
- SM: privacy, authentication and authorization.
- L2CAP
- Link Layer: AES-128 encryption and decryption

The BlueNRG-1 can be configured for supporting Single Chip or Network processor applications.

In the first configuration, the BlueNRG-1 operates as single device in the application for managing both the application code and the Bluetooth low energy stack. The whole Bluetooth low energy stack is provided as object code in a single library file whereas the GATT low energy profiles are provided as object codes in separate libraries.

Figure 2: "BlueNRG-1 single chip RF software layers" shows the single chip RF software layers.

BlueNRG-1

Application

GATT profiles

Bluetooth Low Energy stack

Bluetooth Low Energy Radio

Figure 2: BlueNRG-1 single chip RF software layers

The BlueNRG-1 can be configured for operating as a network coprocessor. In this case a dedicated firmware is provided for supporting the interface with an external application

processor. The whole Bluetooth Low energy stack runs in the BlueNRG-1; the GATT profiles are provided for running in the application processor together with the application code. *Figure 2: "BlueNRG-1 single chip RF software layers"* shows the network processor RF software layers.

Figure 3: BlueNRG-1 network processor RF software layers



# 3 Functional details

The BlueNRG-1 integrates the blocks listed below:

- Cortex M0 core
- Interrupts management
- 160 KB Flash memory
- 24 KB of RAM with two retention options (12 KB or 24 KB)
- Power management
- Clocks
- Bluetooth low energy radio
- Random number generator (RNG) (it is reserved to Bluetooth low energy protocol stack, but user application can read it)
- Public Key Cryptography (PKA) (reserved to Bluetooth low energy protocol stack)
- Peripherals:
  - SPI interface
  - UART interface
  - I<sup>2</sup>C bus interface
  - GPIO
  - Multifunction timer
  - DMA controller
  - Watchdog
  - RTC
  - ADC with battery indicator
  - PDM stream processor

The main blocks are described in the following subsection.

## **3.1** Core

The ARM® Cortex®-M0 processor has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

The ARM® Cortex®-M0 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8-bit and 16-bit devices.

The BlueNRG-1 has an embedded ARM core and is therefore compatible with all ARM tools and software.

# 3.2 Interrupts

The Cortex-M0 nested vector interrupt controller (NVIC) handles interrupts. The NVIC controls specific Cortex-M0 interrupts (address 0x00 to 0x3C) as well as 32-user interrupts (address 0x40 to 0xBC). In the BlueNRG-1 device, the user interrupts are connected to the interrupt signals of the different peripherals.

**Table 2: Interrupt vectors** 

| Position | Priority | Priority type | Description                | Address                   |
|----------|----------|---------------|----------------------------|---------------------------|
|          |          |               | Initial main SP            | 0x0000_0000               |
|          | -3       | Fixed         | Reset handler              | 0x0000_0004               |
|          | -2       | Fixed         | NMI handler                | 0x0000_0008               |
|          | -1       | Fixed         | HardFault handler          | 0x0000_000C               |
|          |          |               | RESERVED                   | 0x0000_000C - 0x0000_0028 |
|          | 3        | Settable      | SVC handler                | 0x0000_002C               |
|          |          |               | RESERVED                   | 0x0000_0030 - 0x0000_0034 |
|          | 5        | Settable      | PendSV handler             | 0x0000_0038               |
|          | 6        | Settable      | SystemTick handler         | 0x0000_003C               |
| 0        | Init 0   | Settable      | GPIO interrupt             | 0x0000_0040               |
| 1        | Init 0   | Settable      | FLASH controller interrupt | 0x0000_0044               |
| 2        | Init 0   | Settable      | RESERVED                   | 0x0000_0048               |
| 3        | Init 0   | Settable      | RESERVED                   | 0x0000_004C               |
| 4        | Init 0   | Settable      | UART interrupt             | 0x0000_0050               |
| 5        | Init 0   | Settable      | SPI interrupt              | 0x0000_0054               |
| 6        | Init 0   | CRITICAL      | BLE controller interrupt   | 0x0000_0058               |
| 7        | Init 0   | Settable      | Watchdog interrupt         | 0x0000_005C               |
| 8        | Init 0   | Settable      | RESERVED                   | 0x0000_0060               |
| 9        | Init 0   | Settable      | RESERVED                   | 0x0000_0064               |
| 10       | Init 0   | Settable      | RESERVED                   | 0x0000_0068               |
| 11       | Init 0   | Settable      | RESERVED                   | 0x0000_006C               |
| 12       | Init 0   | Settable      | RESERVED                   | 0x0000_0070               |
| 13       | Init 0   | Settable      | ADC interrupt              | 0x0000_0074               |
| 14       | Init 0   | Settable      | I2C 2 interrupt            | 0x0000_0078               |
| 15       | Init 0   | Settable      | I2C 1 interrupt            | 0x0000_007C               |
| 16       | Init 0   | Settable      | RESERVED                   | 0x0000_0080               |
| 17       | Init 0   | Settable      | MFT1 A interrupt           | 0x0000_0084               |
| 18       | Init 0   | Settable      | MFT1 B interrupt           | 0x0000_0088               |
| 19       | Init 0   | Settable      | MFT2 A interrupt           | 0x0000_008C               |
| 20       | Init 0   | Settable      | MFT2 B interrupt           | 0x0000_0090               |
| 21       | Init 0   | Settable      | RTC interrupt              | 0x0000_0094               |
| 22       | Init 0   | Settable      | RESERVED                   | 0x0000_0098               |
| 23       | Init 0   | Settable      | DMA interrupt              | 0x0000_009C               |
| 24 – 31  | Init 0   | Settable      | RESERVED                   | 0x0000_00A0 - 0x0000_00BC |

### 3.3 Memories

The memory subsystem consists of 160 KB Flash memory and two banks of 12 KB ultra-low leakage static RAM blocks.

The 160 KB Flash memory is available to the user and can be accessed per 32-bit for read access and per 32-bit for write access (with 4x32-bit FIFO).

The access to the static RAM can be as bytes, half words (16 bits) or words (32 bits).

A 12 KB RAM block is always in retention mode, whereas the second 12 KB RAM block is switchable and can be put in retention mode according to the user needs.

# 3.4 Power management

The BlueNRG-1 integrates both a low dropout voltage regulator (LDO) and a step-down DC-DC converter to supply the internal BlueNRG-1 circuitry.

The BlueNRG-1 most efficient power management configuration is with DC-DC converter active where best power consumption is obtained without compromising performances. Nevertheless, a configuration based on LDO can also be used, if needed.

A simplified version of the state machine is shown below.

RESET

PREACTIVE

STANDBY

ACTIVE

Figure 4: BlueNRG-1 power management state machine

# 3.4.1 States description

#### 3.4.1.1 Preactive state

The preactive state is the default state after a POR event.

In this state:

- All the digital power supplies are stable.
- The high frequency clock runs on internal fast clock RC oscillator (16 MHz).
- The low frequency clock runs on internal RC oscillator (32.768 kHz).

#### 3.4.1.2 Active state

In this state:

 The high frequency runs on the accurate clock (16 MHz ±50 ppm) provided by the external XO. The internal fast clock RO oscillator is switched off.



If the external XO is at 32 MHz, some specific programming are needed, see Section 8.5.3: "Switching to external clock".

#### 3.4.1.3 Standby state

In this state:

Only the digital power supplies necessary to keep the RAM in retention are used.

The wake-up from this low power state is driven by the following sources:

- IO9
- IO10
- IO11
- IO12
- IO13

If they have been programmed as wake-up source in the system controller registers.

## 3.4.1.4 Sleep state

In this state:

- Only the digital power supplies necessary to keep the RAM in retention are used.
- The low frequency oscillator is switched on.

The wake-up from this low power state is driven by the following sources:

- IO9
- IO10
- IO11
- IO12
- IO13

If they have been programmed as wake-up source in the system controller registers and from the internal timers of the BLE radio.

## 3.4.2 Power saving strategy

The application power saving strategy is based on clock stopping, dynamic clock gating, digital power supply switch off and analog current consumption minimization.

A summary of functional blocks versus the BlueNRG-1 states is provided below.

Table 3: Relationship between BlueNRG-1 states and functional blocks

|                              | RESET | STANDBY | SLEEP | Preactive | Active | LOCKRX/<br>LOCK TX | RX | TX |
|------------------------------|-------|---------|-------|-----------|--------|--------------------|----|----|
| LDO_SOFT_1V2 or LDO_SOFT_0V9 | OFF   | ON      | ON    | ON        | ON     | ON                 | ON | ON |
| LDO_STRONG_1V2               | OFF   | OFF     | OFF   | ON        | ON     | ON                 | ON | ON |

|                 | RESET | STANDBY | SLEEP | Preactive | Active | LOCKRX/<br>LOCK TX | RX  | тх  |
|-----------------|-------|---------|-------|-----------|--------|--------------------|-----|-----|
| LDO_DIG_1V8     | OFF   | OFF     | OFF   | ON        | ON     | ON                 | ON  | ON  |
| SMPS            | OFF   | OFF     | OFF   | ON        | ON     | ON                 | ON  | ON  |
| LDO_DIG_1V2     | OFF   | OFF     | OFF   | ON        | ON     | ON                 | ON  | ON  |
| BOR             | OFF   | ON      | ON    | ON        | ON     | ON                 | ON  | ON  |
| 16 MHz RO       | OFF   | OFF     | OFF   | ON        | OFF    | OFF                | OFF | OFF |
| 16 MHz XO       | OFF   | OFF     | OFF   | OFF       | ON     | ON                 | ON  | ON  |
| 32 kHz RO or XO | OFF   | OFF     | ON    | ON        | ON     | ON                 | ON  | ON  |

# 3.4.3 System controller registers

SYSTEM\_CTRL peripheral base address (SYSTEM\_CTRL\_BASE\_ADDR) 0x40200000.

Table 4: SYSTEM\_CTRL registers

| Table 4. OTOTEIN_OTTE Togistore |           |    |            |                                                                                                                                                        |  |  |
|---------------------------------|-----------|----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Address offset                  | Name      | RW | Reset      | Description                                                                                                                                            |  |  |
| 0x00                            | WKP_IO_IS | RW | 0x00000000 | Level selection for wakeup IO (1 bit for IO).  0: The system wakes up when IO is low.  1: The system wakes up when IO is high.                         |  |  |
| 0x04                            | WKP_IO_IE | RW | 0x00000007 | Enables the IO that wakes up the device (1 bit for IO).  0: The wakes up feature on the IO is disabled.  1: The wakes up feature on the IO is enabled. |  |  |
| 0x08                            | CTRL      | RW | 0x00000000 | XO frequency indication is provided by the application. Refer to the detailed description below.                                                       |  |  |

Table 5: SYSTEM\_CTRL - WKP\_IO\_IS register description: address offset SYSTEM\_CTRL\_BASE\_ADDR+0x00

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                |
|------|------------|-------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:0  | LEVEL_SEL  | 0x00  | RW | Selects the active wake up level for the five IOs.  0: The system wakes up when IO is low.  1: The system wakes up when IO is high.  One bit by IO:  Bit0: IO9 Bit1: IO10 Bit2: IO11 Bit3: IO12 Bit4: IO13 |
| 31:5 | RESERVED   | 0x00  | R  | RESERVED                                                                                                                                                                                                   |

Table 6: SYSTEM\_CTRL - WKP\_IO\_IE register description: address offset SYSTEM\_CTRL\_BASE\_ADDR+0x04

|      | 0.0.10.1.07.007.000. |       |    |                                                                                                                                                                             |  |  |  |
|------|----------------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit  | Field name           | Reset | RW | Description                                                                                                                                                                 |  |  |  |
| 4:0  | IO_WAKEUP_EN         | 0x07  | RW | Enables the IOs to be wake up source.  0: Wake up on the IO disabled.  1: Wake up on the IO enabled.  One bit by IO:  Bit0: IO9 Bit1: IO10 Bit2: IO11 Bit3: IO12 Bit4: IO13 |  |  |  |
| 31:5 | RESERVED             | 0x00  | R  | RESERVED                                                                                                                                                                    |  |  |  |

Table 7: SYSTEM\_CTRL - CTRL register description: address offset SYSTEM\_CTRL\_BASE\_ADDR+0x08

| Bit  | Field name | Reset | RW | Description                                                                                                      |
|------|------------|-------|----|------------------------------------------------------------------------------------------------------------------|
| 0    | MHZ32_SEL  | 0x0   | RW | Indicates the crystal frequency used in the application.  0: The 16 MHz is selected.  1: The 32 MHz is selected. |
| 31:1 | RESERVED   | 0x0   | R  | RESERVED                                                                                                         |

AHBUPCONV peripheral base address (AHBUPCONV\_BASE\_ADDR) 0x40C00000.

### **Table 8: AHBUPCONV registers**

| Address offset | Name    | RW | Reset      | Description                            |
|----------------|---------|----|------------|----------------------------------------|
| 0x00           | COMMAND | RW | 0x00000000 | AHB up/down converter command register |

BLUE\_CTRL peripheral base address (BLUE\_CTRL\_BASE\_ADDR) 0x40800000.

# Table 9: BLUE\_CTRL registers

| Address offset | Name         | RW | Reset      | Description                  |
|----------------|--------------|----|------------|------------------------------|
| 0x04           | TIMEOUT      | RW | 0x00000000 | Timeout programming register |
| 0x0C           | RADIO_CONFIG | RW | 0x00000000 | Radio configuration register |

# 3.5 Clocks and reset management

The BlueNRG-1 embeds an RC low-speed frequency oscillator at 32 kHz and an RO high-speed frequency oscillator at 16 MHz.

The low-frequency clock is used in low power mode and can be supplied either by a 32.7 kHz oscillator that uses an external crystal and guarantees up to ±50 ppm frequency tolerance, or by a ring oscillator with maximum ±500 ppm frequency tolerance, which does not require any external components.

The primary high-speed frequency clock is a 16 MHz or 32 MHz crystal oscillator. A fast-starting 16 MHz ring oscillator provides the clock while the crystal oscillator is starting up. Frequency tolerance of high-speed crystal oscillator is ±50 ppm.

The usage of the 16 MHz (or 32 MHz) crystal is strictly necessary for RF communications.

The clock tree for the peripherals is as follows:

CLK\_16M\_I2C1-2 CLK\_16M\_NVM  $(\Omega)$ 16M\_CLK CLK\_16M\_UART CLK\_16M\_RNG S RO12N L CLK\_16M\_SPI DIV2 CLK\_APB\_BLE CLK\_16M\_ADC s **(M)** DIV2 Ε L XO16/32M DIV2 SYS\_CLK CLK\_APB\_NVM DIV512 CLK\_APB\_UART CLK\_APB\_SYSCTRI  $(\Pi)$ CLK\_APB\_SPI CLK\_APB\_WDG хозак CLK\_32K\_RTC S E CLK\_APB\_ADC CLK\_AHB\_RNG (III) CLK\_APB\_I2C1-2 CLK\_AHB\_PKA CLK\_32K\_WDG RC32K CLK\_AHB\_DMA

Figure 5: Clock tree



When 32 MHz XO is used, only the Cortex-M0, the DMA and the APB tree (except for BLE radio access) runs at 32 MHz. The rest of the clock tree is divided by two and stays at 16 MHz.

The following clocks can be enabled/disabled by software to implement optimal power consumption:

- DMA
- BLE controller
- BLE clock generator
- RNG
- Flash controller
- GPIO
- System controller
- UART
- SPI
- I2C1
- I2C2

20/173

- ADC
- MFT1
- MFT2
- RTC
- WDG



By default all peripherals APB clock are enabled.

The following clocks are enabled/disabled automatically:

- Processor clock (disabled in sleep mode)
- RAM clock (disabled if processor clock, SPI clock and BLE clock are all disabled)

#### 3.5.1 Reset management

Figure 6: "Reset and wakeup generation" shows the general principle of reset. Releasing the Reset pin puts the chip out of shutdown state. The wakeup logic is powered and receives the POR. Each time the wake-up controller decides to exit sleep or standby modes, it will generate a reset for the core logic. The core logic can also be reset by:

- Watchdog
- Reset request from the processor (system reset)
- LOCKUP state of the Cortex-M0.

The SWD logic is reset by the POR. It is important to highlight that reset pin actually power down chip, so it is not possible to perform debug access with system under reset.



Figure 6: Reset and wakeup generation

#### 3.5.1.1 Power-on-Reset

The Power-on-Reset (POR) signal is the combination of the POR signal and the BOR signal generated by the analog circuitry contained in the BlueNRG-1 device. The combination of these signals is used to generate the input to the Cortex-M0 which is used to reset the debug access port (DAP) of the processor. It is also used to generate the signal which resets the debug logic of the Cortex-M0. The POR signal also resets the TAP controller of the BlueNRG-1 and a part of the flash controller (managing the Flash memory boot, which does not need to be impacted by system resets).

#### 3.5.1.2 Watchdog reset

The BlueNRG-1 contains a watchdog timer, which may be used to recover from software crashes. The watchdog contains a 32-bit down counter, which generates an interrupt, if the interrupt is not serviced, the watchdog will generate a reset. The watchdog Reset will Reset the Flash controller, the Cortex-M0 and all its peripherals but it will not Reset the debug circuitry of the Cortex-M0.

## 3.5.1.3 System reset request

The system reset request is generated by the debug circuitry of the Cortex-M0. The debugger writes to the SYSRESETREQ bit of the "Application Interrupt and Reset Control Register" (AIRCR). This system reset request through AIRCR register can also be done by embedded software. The system reset request does not affect the debugger, thus allowing the debugger to remain connected during the reset sequence.

#### 3.5.1.4 Lockup reset

The Cortex-M0 generates an output LOCKUP that indicates that the core is in the architected lock-up state resulting from an unrecoverable exception. The LOCKUP signal is used to generate reset in the BlueNRG-1. This reset will affect the Cortex-M0, the Flash controller, and all the peripherals. The LOCKUP signal does not Reset the Cortex-M0 debug circuitry.

## 3.5.2 Reset and wakeup reason decoding

The BlueNRG-1 provides a set of registers to identify the reason behind a reset and wakeup generation. Two registers are used: CKGEN\_SOC->REASON\_RST and CKGEN\_BLE->REASON\_RST. The possible reasons are listed below:

- 1. If the register CKGEN\_SOC->REASON\_RST = 0, according to the CKGEN\_BLE->REASON\_RST the possible reasons are:
  - a. Wakeup from IO9, IO10, IO11, IO12, IO13.
  - b. Wakeup from internal timer: BLE timer 1 or BLE timer 2.
  - c. POR or BOR
- 2. If the register CKGEN\_SOC->REASON\_RST is not 0, according to its value the possible reasons are:
  - a. System reset
  - b. Watchdog reset
  - c. Lockup reset.

### 3.5.3 Switching to external clock

When the system is in preactive state (run from internal RO 16 MHz), the software sequence to switch to active should include switch to external XO.

When the system uses an external XO at 32 MHz instead of 16 MHz, the following steps need to be done:

1. In preactive state, operate as follow routine:

- 1. Set the bitfield MHZ32\_SEL of register SYSTEM\_CTRL, for the digital part.
- 2. Wait the state machine is in active state by using the follow routine:

1. After switching to active state (and not before), write 0x15 in the COMMAND register of AHBUPCONV peripheral.

Around 10 system clock cycles after this last write, the system will run at 32 MHz except for specific blocks requiring a fixed 16 MHz.



The application can make the bus and the core run to 16 MHz by writing 0x14 in the COMMAND register of AHBUPCONV peripheral.

## 3.5.4 Clock and reset registers

CKGEN\_SOC peripheral base address (CKGEN\_SOC\_BASE\_ADDR) 0x40900000.

Address RW Name Reset Description offset Control clock and Reset of SOC. Refer to the CONTROL 0x01FA03F0 0x00 RW detailed description below. Indicates the Reset reason from Cortex-M0. 0x08 REASON\_RST R 0x00000000 Refer to the detailed description below. Identification information of the device. Refer 0x1C DIE\_ID R 0x00000110 to the detailed description below. Enable or gates the APB clock of the 0x20 0x0003FFFF CLOCK\_EN RW peripherals. Refer to the detailed description below. DMA config. Refer to the detailed description 0x24 DMA\_CONFIG RW 0x00000000 below.

Table 10: CKGEN\_SOC registers

Table 11: CKGEN\_SOC - CONTROL register description: address offset CKGEN\_SOC\_BASE\_ADDR+0x00

| Bit   | Field name | Reset   | RW | Description                                                                              |  |  |  |
|-------|------------|---------|----|------------------------------------------------------------------------------------------|--|--|--|
| 9:0   | RESERVED   | 0x3F0   | R  | RESERVED                                                                                 |  |  |  |
| 13:10 | UART_CKDIV | 0x0     | RW | UART baud rate clock setting from 1 to 16 MHz according to the formula 16 / (n + 1) MHz. |  |  |  |
| 31:14 | RESERVED   | 0x007E8 | R  | RESERVED                                                                                 |  |  |  |

Table 12: CKGEN\_SOC - REASON\_RST register description: address offset CKGEN\_SOC\_BASE\_ADDR+0x08

| Bit  | Field name | Reset | RW | Description                                           |
|------|------------|-------|----|-------------------------------------------------------|
| 0    | RESERVED   | 0x0   | R  | RESERVED                                              |
| 1    | SYSREQ     | 0x0   | R  | Reset caused by Cortex-M0 debug asserting SYSRESETREQ |
| 2    | WDG        | 0x0   | R  | Reset caused by assertion of watchdog Reset           |
| 3    | LOCKUP     | 0x0   | R  | Reset caused by Cortex-M0 asserting LOCKUP signal     |
| 31:4 | RESERVED   | 0x0   | R  | RESERVED                                              |

Table 13: CKGEN\_SOC - DIE\_ID register description: address offset CKGEN\_SOC\_BASE\_ADDR+0x1C

| Bit   | Field name | Reset | RW | Description  |
|-------|------------|-------|----|--------------|
| 3:0   | REV        | 0x0   | R  | Cut revision |
| 8:4   | VERSION    | 0x11  | R  | Cut version  |
| 11:9  | PRODUCT    | 0x0   | R  | Product      |
| 31:12 | RESERVED   | 0x0   | R  | RESERVED     |

Table 14: CKGEN\_SOC - CLOCK\_EN register description: address offset CKGEN\_SOC\_BASE\_ADDR+0x20

| Bit   | Field name | Reset | RW | Description             |
|-------|------------|-------|----|-------------------------|
| 0     | GPIO       | 0x1   | RW | GPIO clock              |
| 1     | NVM        | 0x1   | RW | Flash controller clock  |
| 2     | SYSCTRL    | 0x1   | RW | System controller clock |
| 3     | UART       | 0x1   | RW | UART clock              |
| 4     | SPI        | 0x1   | RW | SPI clock               |
| 6:5   | RESERVED   | 0x3   | R  | RESERVED                |
| 7     | WDOG       | 0x1   | RW | Watchdog clock          |
| 8     | ADC        | 0x1   | RW | ADC clock               |
| 9     | I2C1       | 0x1   | RW | I2C1 clock              |
| 10    | I2C2       | 0x1   | RW | I2C2 clock              |
| 11    | MFT1       | 0x1   | RW | MFT1 clock              |
| 12    | MFT2       | 0x1   | RW | MFT2 clock              |
| 13    | RTC        | 0x1   | RW | RTC clock               |
| 15:14 | RESERVED   | 0x3   | R  | RESERVED                |
| 16    | DMA        | 0x1   | RW | DMA AHB clock           |
| 17    | RNG        | 0x1   | RW | RNG AHB clock           |
| 31:18 | RESERVED   | 0x0   | R  | RESERVED                |

Table 15: CKGEN\_SOC - DMA\_CONFIG register description: address offset CKGEN\_SOC\_BASE\_ADDR+0x24

| Bit  | Field name | Reset | RW | Description                                       |
|------|------------|-------|----|---------------------------------------------------|
| 0    | ADC_CH0    | 0x0   | RW | Select ADC on DMA channel 0 instead of peripheral |
| 1    | ADC_CH1    | 0x0   | RW | Select ADC on DMA channel 1 instead of peripheral |
| 2    | ADC_CH2    | 0x0   | RW | Select ADC on DMA channel 2 instead of peripheral |
| 3    | ADC_CH3    | 0x0   | RW | Select ADC on DMA channel 3 instead of peripheral |
| 4    | ADC_CH4    | 0x0   | RW | Select ADC on DMA channel 4 instead of peripheral |
| 5    | ADC_CH5    | 0x0   | RW | Select ADC on DMA channel 5 instead of peripheral |
| 6    | ADC_CH6    | 0x0   | RW | Select ADC on DMA channel 6 instead of peripheral |
| 7    | ADC_CH7    | 0x0   | RW | Select ADC on DMA channel 7 instead of peripheral |
| 31:8 | RESERVED   | 0x0   | R  | RESERVED                                          |



Only one DMA channel for the ADC should be selected at time. Hardware does not prevent to select more than one DMA channel for ADC.

CKGEN\_BLE peripheral base address (CKGEN\_BLE\_BASE\_ADDR) 0x48100000.

Table 16: CKGEN\_BLE registers

| Address offset | Name          | RW | Reset      | Description                                                                            |
|----------------|---------------|----|------------|----------------------------------------------------------------------------------------|
| 0x08           | REASON_RST    | R  | 0x00000005 | Indicates the Reset reason from BLE. Refer to the detailed description below.          |
| 0x0C           | CLK32K_COUNT  | RW | 0x0000000F | Counter of 32 kHz clock. Refer to the detailed description below.                      |
| 0x10           | CLK32K_PERIOD | R  | 0x00000000 | Period of 32 kHz clock. Refer to the detailed description below.                       |
| 0x14           | CLK32K_FREQ   | R  | 0x00000000 | Measurement of frequency of 32 kHz clock.<br>Refer to the detailed description below.  |
| 0x18           | CLK32K_IT     | RW | 0x00000000 | Interrupt event for 32 kHz clock measurement. Refer to the detailed description below. |

Table 17: CKGEN\_BLE - REASON\_RST register description: address offset CKGEN\_BLE\_BASE\_ADDR+0x08

| Bit | Field name | Reset | RW | Description               |
|-----|------------|-------|----|---------------------------|
| 0   | RESERVED   | 0x1   | R  | RESERVED                  |
| 1   | BOR        | 0x0   | R  | Reset from BOR            |
| 2   | POR        | 0x1   | R  | Reset from POR            |
| 3   | WKP_IO9    | 0x0   | R  | Wakeup from external IO9  |
| 4   | WKP_IO10   | 0x0   | R  | Wakeup from external IO10 |
| 5   | WKP_IO11   | 0x0   | R  | Wakeup from external IO11 |

| Bit   | Field name | Reset | RW | Description                                                                          |
|-------|------------|-------|----|--------------------------------------------------------------------------------------|
| 6     | WKP_IO12   | 0x0   | R  | Wakeup from external IO12                                                            |
| 7     | WKP_IO13   | 0x0   | R  | Wakeup from external IO13                                                            |
| 8     | WKP_BLUE   | 0x0   | R  | Wakeup coms from the timer 1 expiration in the wakeup control block of the BLE radio |
| 10    | WKP2_BLUE  | 0x0   | R  | Wakeup coms from the timer 2 expiration in the wakeup control block of the BLE radio |
| 31:11 | RESERVED   | 0x0   | R  | RESERVED                                                                             |

# Table 18: CKGEN\_BLE - CLK32K\_COUNT register description: address offset CKGEN\_BLE\_BASE\_ADDR+0x0C

| Bit  | Field name | Reset | RW | Description                                                                      |
|------|------------|-------|----|----------------------------------------------------------------------------------|
| 8:0  | SLOW_COUNT | 0xF   | RW | Program the window length (in slow clock period unit) for slow clock measurement |
| 31:9 | RESERVED   | 0x0   | R  | RESERVED                                                                         |

# Table 19: CKGEN\_BLE - CLK32K\_PERIOD register description: address offset CKGEN\_BLE\_BASE\_ADDR+0x10

| Bit   | Field name  | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------|-------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18:0  | SLOW_PERIOD | 0x0   | R  | Indicates slow clock period information. The result provided in this field corresponds to the length of SLOW_COUNT periods of the slow clock (32 kHz) measured in 16 MHz half-period unit. The measurement is done automatically each time the device enters in active2 mode using SLOW_COUNT = 16. A new calculation can be launched by writing zero in CLK32K_PERIOD register. In this case, the time window uses the value programmed in SLOW_COUNT field. |
| 31:19 | RESERVED    | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

# Table 20: CKGEN\_BLE - CLK32K\_FREQ register description: address offset CKGEN\_BLE\_BASE\_ADDR+0x14

| Bit   | Field name | Reset | RW | Description                       |
|-------|------------|-------|----|-----------------------------------|
| 26:0  | SLOW_FREQ  | 0x0   | R  | Value equal to 2^33 / SLOW_PERIOD |
| 31:27 | RESERVED   | 0x0   | R  | RESERVED                          |

# Table 21: CKGEN\_BLE - CLK32K\_IT register description: address offset CKGEN\_BLE\_BASE\_ADDR+0x18

| Bit | Field name      | Reset | RW | Description                                                                                                                                                                                                                 |
|-----|-----------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | CLK32K_MEAS_IRQ | 0x0   | RW | When read, provides the status of the interrupt indicating slow lock measurement is finished:  0: No pending interrupt.  1: Pending interrupt.  When written, clears the interrupt:  0: No effect.  1: Clear the interrupt. |

| Bit  | Field name | Reset | RW | Description |
|------|------------|-------|----|-------------|
| 31:1 | RESERVED   | 0x0   | R  | RESERVED    |

## 3.6 ADC

### 3.6.1 Introduction

The BlueNRG-1 integrates a 10-bit Analog-to-Digital Converter (ADC) for sampling an external signal.

Main features are:

- Sampling frequency 1 MHz
- One channel in single ended or differential input through the pins ADC1 and ADC2
- Battery level conversion
- The conversion are either continuous or single step acquisition
- An integrated digital filter is used to process a PDM data stream from a MEMS microphone

## 3.6.2 Functional overview

The figure below shows a top diagram of the ADC.

Vbias ADC\_DATA ADC1 pin DOWNSAMPLE CONV\_DATA **ADC** MUX Attenuator ADC2 pin FILTERS ADC\_CLK Μ U Х **BLD** CLK MIC\_SEL IO1x IO2x PDM signal from external microphone CLK to external microphone (1.6 MHz or 800 kHz)

Figure 7: Block diagram of ADC

Several channels are available for conversion, the CHSEL selects the channel according to

Table 22: ADC channels

| CHSEL | Channels description                                                  |
|-------|-----------------------------------------------------------------------|
| 0     | All switch open. No input                                             |
| 1     | Single ended through ADC2 pin. InP = Vbias (internal), InN = ADC2 pin |
| 2     | Single ended through ADC1 pin. InP = ADC1 pin, InN = Vbias (internal) |
| 3     | Differential ADC1 pin – ADC2 pin. InP = ADC1 pin, InN = ADC2 pin      |
| 5     | Battery level detector. InN = BLD, InP = 0.6 V (internal)             |
| 6     | Short. InP = InN = 0.6 V (internal)                                   |

The conversion can be single (CONT = 0) or continuous (CONT = 1). In continuous mode, the conversion runs with a preprogrammed sampling rate, while in single step mode the ADC performs a conversion and then stops.

The output data rate depends on DECIM\_RATE according to the table below.

Table 23: ADC data rate

| DECIM_RATE | Output data rate [Ksample/s] |  |  |  |
|------------|------------------------------|--|--|--|
| 0 (200)    | 5                            |  |  |  |
| 1 (100)    | 10                           |  |  |  |
| 2 (64)     | 15.625                       |  |  |  |
| 3 (32)     | 31.25                        |  |  |  |

The system can work in conjunction with an external MEMS microphone by setting MIC\_SEL. In this mode, an IO configured as PDM\_CLK provides the clock to the external microphone, while an IO configured as PDM\_DATA received the PDM stream from the external microphone. The external clock is 1.6 MHz (DIG\_FILT\_CLK = 0) or 0.8 MHz (DIG\_FILT\_CLK = 1).

The output data rate changes with DECIM\_RATE according to *Table 24: "ADC data rate with microphone mode"*.

Table 24: ADC data rate with microphone mode

| DIG_FILT_CLK           | DECIM_RATE | Output data rate [Ksample/s] |
|------------------------|------------|------------------------------|
|                        | 0 (200)    | 4                            |
| 1 (clock = 0.8 MHz)    | 1 (100)    | 8                            |
| 1 (Clock = 0.8 Wil 12) | 2 (64)     | 12.5                         |
|                        | 3 (32)     | 25                           |
|                        | 0 (200)    | 8                            |
| 0 (aloak – 1 6 MHz)    | 1 (100)    | 16                           |
| 0 (clock = 1.6 MHz)    | 2 (64)     | 25                           |
|                        | 3 (32)     | 50                           |

#### 3.6.2.1 ADC start conversion

The ADC both analog and digital sub-system are switched on by setting ADCON and SWSTART.

The conversion operation consists of four phases.

- 1. The wake-up phase lasts 5 us, is present at the beginning of a single acquisition, with the goal to let the analog system to settle before to start the acquisition.
- 2. If the CALEN is set, a calibration phase is performed. It permits to compensate the offset in the analog part. The conversion status is tracked by SR status register. At the beginning of the conversion the BUSY bit is set and masks any attempt to change CONF, up to the end of the conversion. At end of this conversion, the ENDCAL flag is generated and the OFFSET register is written with the converted offset voltage.
- 3. The acquisition phase is regulated by a timeout depending on the resolution. In this phase, digital filter chain processes the data coming from ADC.

4. The elaboration phase is at the end of the timeout, the data obtained at the output of the digital filter is written in the DATA register. If the calibration is on, the output of the digital filter is de-embedded considering the content of the OFFSET register. Furthermore, the ADCEOC flag is generated to warn about the end of conversion. If ENAB\_COMP bit is set, the WDOG flag is generated to warn that the result of the conversion is between a high THRESHOLD\_HI and low threshold THRESHOLD\_LO.

#### 3.6.2.2 ADC offset

The ADC can correct automatically the offset and the gain error.

To enable the automatic offset correction the CALEN and the OFFSET\_UPDATE must be set. The result of the last calibration is stored in the OFFSET register.

The correction of the offset can be also done manually, for example by making a conversion of the internal channel InP = InN = 0.6 V and after that, writing the result of conversion in the OFFSET register.

#### 3.6.2.3 ADC conversion

The relationship between input voltage and ADC output code is the follows.

Single input ADC1 pin.

$$ADC1_{VOLT} = (PGASEL + 1) * (0.6 * (1 - \frac{K_{ADC} * ADC_{RAW}}{2^{n-2}}) + (V_{bias} - 0.6))$$

Single input ADC2 pin.

$$ADC2_{VOLT} = (PGASEL + 1) * (0.6 * (1 + \frac{K_{ADC} * ADC_{RAW}}{2^{n-2}}) + (V_{bias} - 0.6))$$

Differential input (ADC1 pin - ADC2 pin).

$$ADC12_{VOLTAGE} = ADC1_{VOLT} - ADC2_{VOLT}$$

$$ADC12_{VOLTAGE} = K_{ADC} * \frac{(PGASEL + 1) * 2.4}{2^n} * ADC_{RAW}$$

Where the register REFSEL (0.0 V, 0.4 V, 0.6 V, 1.2 V) gives Vbias. The register PGASEL is the input attenuation. K<sub>ADC</sub> and n is as below:

with the register ROUND16 set = 
$$\{ K_{ADC} = 1.12 \\ n = 15 \}$$
  
with the register ROUND16 set =  $\{ K_{ADC} = 1.68 \\ n = 31 \}$ 

Battery level detector.



$$VBATT = 4.36 * (ADC1_{VOLT} - 0.622) + 2.7$$

# 3.6.3 ADC registers

30/173

ADC peripheral base address (ADC\_BASE\_ADDR) 0x40800000.

Table 25: ADC registers

| Address offset | Name         | RW | Reset      | Description                                                                                                                                                                                                                                     |
|----------------|--------------|----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x00           | CTRL         | RW | 0x00000000 | ADC control register. Refer to the detailed description below.                                                                                                                                                                                  |
| 0x04           | CONF         | RW | 0xFFFFFFF  | ADC configuration register. Refer to the detailed description below.                                                                                                                                                                            |
| 0x08           | IRQSTAT      | R  | 0x00000000 | IRQ masked status register. Refer to the detailed description below.                                                                                                                                                                            |
| 0x0C           | IRQMASK      | RW | 0x0000000F | It sets the mask for ADC interrupt. Refer to the detailed description below.                                                                                                                                                                    |
| 0x14           | DATA_CONV    | R  | 0x00000000 | Result of the conversion in two complement format:  • if ROUND16 = 0: result is mapped on all 32-bit (can be truncated with loss of DATAOUT[30:15])  • if ROUND16 = 1: result is mapped on 16-bit (can be truncated with loss of DATAOUT[15:0]) |
| 0x18           | OFFSET       | RW | 0x00000000 | Offset for correction of converted data                                                                                                                                                                                                         |
| 0x20           | SR_REG       | RW | 0x00000000 | ADC status register. Refer to the detailed description below.                                                                                                                                                                                   |
| 0x24           | THRESHOLD_HI | RW | 0xFFFFFFF  | High threshold for window comparator                                                                                                                                                                                                            |
| 0x28           | THRESHOLD_LO | RW | 0x00000000 | Low threshold for window comparator                                                                                                                                                                                                             |

Table 26: ADC - CTRL register description: address offset ADC\_BASE\_ADDR+0x00

| Bit | Field name | Reset | RW | Description                                                                                                                   |
|-----|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------|
| 0   | ON         | 0x0   | RW | Starts ADC analog subsystem. This bit must be set before starting a conversion.  0: ADC is OFF.  1: ADC is ON.                |
| 1   | CALEN      | 0x0   | RW | Enables the calibration phase when set to 1. This bit is cleared and the calibration is disabled by setting the RSTCALEN bit. |
| 2   | SWSTART    | 0x0   | RW | Starts the ADC conversion phase when set.                                                                                     |
| 3   | RESET      | 0x0   | RW | Reset all the ADC registers when set.                                                                                         |

| Bit   | Field name  | Reset | RW | Description                                                                                                                                             |
|-------|-------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |             |       |    | Permits to stop the continuous conversion.                                                                                                              |
| 4     | STOP        | 0x0   | RW | continuous conversion is enabled but SWSTART and ADCON bits must be set.                                                                                |
|       |             |       |    | 1: stop the continuous conversion and switch off the ADC.                                                                                               |
| 5     | ENAB_COMP   | 0x0   | RW | Enables the window comparator when set to 1. WDOG flag is ADC_SR register is set if the converted value is between THRESHOLD_HI and THRESHOLD_LO value. |
| 6     | RSTCALEN    | 0x0   | RW | Disable the calibration phase when set to 1. This bit has to be set to disable the calibration each time calibration is enabled.                        |
|       |             |       |    | Enables the update of OFFSET register.                                                                                                                  |
| 7     | AUTO_OFFSET | 0x0   | RW | 0: OFFSET register is not updated.                                                                                                                      |
|       |             |       |    | 1: OFFSET register is updated.                                                                                                                          |
|       |             |       |    | Enables the filter chain for voice when set to 1.                                                                                                       |
| 8     | MIC_ON      | 0x0   | RW | 0: Filter chain is disabled.                                                                                                                            |
|       |             |       |    | 1: Filter chain is enabled.                                                                                                                             |
|       |             |       |    | Enables the DMA.                                                                                                                                        |
| 9     | DMA_EN      | 0x0   | RW | 0: DMA is disabled.                                                                                                                                     |
|       |             |       |    | 1: DMA is enabled.                                                                                                                                      |
| 31:10 | RESERVED    | 0x0   | R  | RESERVED                                                                                                                                                |

Table 27: ADC - CONF register description: address offset ADC\_BASE\_ADDR+0x04

| Bit | Field name | Reset | RW | Description                                                                  |  |
|-----|------------|-------|----|------------------------------------------------------------------------------|--|
|     |            |       |    | Control the current in differential mode:                                    |  |
| 0   | EN_DFMODE  | 0x1   | RW | Differential mode with DC common mode current not nulled.                    |  |
|     |            |       |    | Differential mode with DC common mode current nulled.                        |  |
|     |            |       |    | Select the input channel:                                                    |  |
|     |            |       |    | 000b: All switches open.                                                     |  |
|     |            |       |    | 001b: Single ended through ADC2 pin. InP = Vbias (internal), InN = ADC2 pin. |  |
| 3:1 | 3:1 CHSEL  | 0x7   | RW | 010b: Single ended through ADC1 pin. InP = ADC1 pin, InN = Vbias (internal). |  |
|     |            |       |    | 011b: Differential ADC1 pin - ADC2 pin, InP = ADC1 pin, InN = ADC2 pin.      |  |
|     |            |       |    | 101b: Battery level detector. InP = 0.6 V (internal), InN = BLD.             |  |
|     |            |       |    | 110b: Short InN = InP = 0.6 V (internal).                                    |  |
|     |            |       |    | Set the Vbias for single ended conversion:                                   |  |
|     |            |       |    | 00b: 0.0 V.                                                                  |  |
| 5:4 | REFSEL     | 0x3   | RW | 01b: 0.4 V.                                                                  |  |
|     |            |       |    | 10b: 0.6 V.                                                                  |  |
|     |            |       |    | 11b: 1.2 V.                                                                  |  |

| Bit   | Field name   | Reset | RW | Description                                                                                                                                                                           |
|-------|--------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | DECIM_RATE   | 0x3   | RW | Set the ADC resolution:  00b: Set the decimation factor to 200.  01b: Set the decimation factor to 100.  10b: Set the decimation factor to 64.  11b: Set the decimation factor to 32. |
| 9:8   | PGASEL       | 0x3   | RW | Set the input attenuator value: 000b: Input attenuator at 0 dB. 001b: Input attenuator at 6.02 dB. 010b: Input attenuator at 9.54 dB.                                                 |
| 10    | RESERVED     | 0x1   | R  | RESERVED                                                                                                                                                                              |
| 11    | CONT         | 0x1   | RW | Enable the continuous conversion mode: 0: Single conversion. 1: Continuous conversion.                                                                                                |
| 16:12 | RESERVED     | 0x1F  | R  | RESERVED                                                                                                                                                                              |
| 17    | ROUND16      | 0x1   | RW | Result mapped on 32 or 16 bits: 0: Output result mapped to 32 bits. 1: Output result mapped to 16 bits.                                                                               |
| 18    | SKIP         | 0x1   | RW | It permits to bypass the filter comb to speed up the conversion for signal at low frequency:  0: Filter for comb not bypassed.  1: Filter for comb bypassed.                          |
| 19    | RESERVED     | 0x1   | R  | RESERVED                                                                                                                                                                              |
| 20    | DIG_FILT_CLK | 0x1   | RW | Frequency clock selection value on GPIO0 when MIC_SEL=1: 0: 0.8 MHz. 1: 1.6 MHz.                                                                                                      |
| 21    | DIS_WKP_WAIT | 0x1   | RW | Disable the wake-up timer before to start the conversion from input:  0: Do not disable the wake up time before conversion.  1: Disable the wake up time before conversion.           |
| 22    | MIC_SEL      | 0x1   | RW | Provides the clock on GPIO:  0: Do not provided any external clock source.  1: Provide clock source from GPIO.                                                                        |
| 31:23 | RESERVED     | 0x1FF | R  | RESERVED                                                                                                                                                                              |

Table 28: ADC - IRQSTAT register description: address offset ADC\_BASE\_ADDR+0x08

| Bit | Field name | Reset | RW | RW Description                                                                 |  |  |
|-----|------------|-------|----|--------------------------------------------------------------------------------|--|--|
| 0   | ENDCAL     | 0x0   | R  | 1: when the calibration is completed. Clear on register read.                  |  |  |
| 1   | BUSY       | 0x0   | R  | 1: during conversion. Clear on register read if BUSY condition no more active. |  |  |
| 2   | EOC        | 0x0   | R  | 1: when the conversion is completed. Clear on register read.                   |  |  |
| 3   | WDOG       | 0x0   | R  | 1: when the data is within the thresholds. Clear on register read.             |  |  |

| Bit  | Field name | Reset | RW | Description |
|------|------------|-------|----|-------------|
| 31:4 | RESERVED   | 0x0   | R  | RESERVED    |

### Table 29: ADC - IRQMASK register description: address offset ADC\_BASE\_ADDR+0x0C

| Bit  | Field name | Reset | RW | Description                                                                                             |
|------|------------|-------|----|---------------------------------------------------------------------------------------------------------|
| 0    | ENDCAL     | 0x1   | RW | Interrupt mask for the end of calibration event:  0: Interrupt is enabled.  1: Interrupt is disabled.   |
| 1    | BUSY       | 0x1   | RW | Interrupt mask for the ADC busy event: 0: Interrupt is enabled. 1: Interrupt is disabled.               |
| 2    | EOC        | 0x1   | RW | Interrupt mask for the end of conversion event:  0: Interrupt is enabled.  1: Interrupt is disabled.    |
| 3    | WDOG       | 0x1   | RW | Interrupt mask for the within the threshold event:  0: Interrupt is enabled.  1: Interrupt is disabled. |
| 31:4 | RESERVED   | 0x0   | R  | RESERVED                                                                                                |

#### Table 30: ADC - DATA\_CONV register description: address offset ADC\_BASE\_ADDR+0x14

| Bit  | Field name | Reset      | RW Description |                                                                                                                                                                                                                                                    |
|------|------------|------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | DATA_CONV  | 0x00000000 | R              | Result of the conversion in two complement format:  If ROUND16 = 0: result is mapped on all 32-bit (can be truncated with loss of DATA_CONV[30:15]).  If ROUND16 = 1: result is mapped on 16-bit (can be truncated with loss of DATA_CONV [15:0]). |

## Table 31: ADC - OFFSET register description: address offset ADC\_BASE\_ADDR+0x18

| Bit  | Field name | Reset      | RW | Description                              |
|------|------------|------------|----|------------------------------------------|
| 31:0 | OFFSET     | 0x00000000 | RW | Offset for correction of converted data. |

### Table 32: ADC - SR\_REG register description: address offset ADC\_BASE\_ADDR+0x20

| Bit  | Field name | Reset | RW | Description                                                                                            |  |
|------|------------|-------|----|--------------------------------------------------------------------------------------------------------|--|
| 0    | ENDCAL     | 0x0   | RW | 1: when the calibration is completed. The result of the calibration is written in the OFFSET register. |  |
| 1    | BUSY       | 0x0   | RW | 1: during conversion.                                                                                  |  |
| 2    | EOC        | 0x0   | RW | 1: when the conversion is completed.                                                                   |  |
|      |            |       |    | If ENAB_COMP = 1, this bit indicates the result of the conversion is between high and low threshold:   |  |
| 3    | WDOG       | 0x0   | RW | 0: DATAOUT[31:0] is NOT between THRESHOLD_HI and THRESHOLD_LO values.                                  |  |
|      |            |       |    | 1: DATAOUT[31:0] is between THRESHOLD_HI and THRESHOLD_LO values.                                      |  |
| 31:4 | RESERVED   | 0x0   | R  | RESERVED                                                                                               |  |

Table 33: ADC - THRESHOLD\_HI register description: address offset ADC\_BASE\_ADDR+0x24

| Bit  | Field name   | Reset     | RW | Description                           |
|------|--------------|-----------|----|---------------------------------------|
| 31:0 | THRESHOLD_HI | 0xFFFFFFF | RW | High threshold for window comparator. |

Table 34: ADC - THRESHOLD\_LO register description: address offset ADC BASE ADDR+0x28

| Bit  | Field name   | Reset      | RW | Description                          |
|------|--------------|------------|----|--------------------------------------|
| 31:0 | THRESHOLD_LO | 0x00000000 | RW | Low threshold for window comparator. |

### 3.7 DMA

#### 3.7.1 Introduction

The BlueNRG-1 device embeds a DMA allowing various combination of data transfer between the memory and the peripherals without CPU intervention.

Main features are:

- Eight independently configurable channels connected to dedicated hardware DMA requests; software trigger is also supported.
- Priorities between requests from channels of the DMA are software programmable (four levels consisting of very high, high, medium, low). When two channels with same software priority need attention, channel with lower hardware index will take priority.
- Independent source and destination transfer size (byte, half word, word), emulating packing and unpacking.
- Support for circular buffer management.
- Event flags (DMA half transfer, DMA transfer complete), logically ORed together in a single interrupt request for each channel.
- Memory-to-memory transfer (RAM only), peripheral-to-memory and memory-toperipheral, and peripheral-to-peripheral transfers.
- Programmable number of data to be transferred up to 65536 bytes.

#### 3.7.2 Functional overview

The DMA controller performs direct memory transfer by sharing the system bus with the other masters of the device. The DMA request may stop the CPU access to the system bus for some bus cycles, when the CPU and DMA are targeting the same destination (memory or peripheral). The bus matrix implements round-robin scheduling, thus ensuring at least half of the system bus bandwidth (both to memory and peripheral) for the CPU.

### 3.7.2.1 DMA transactions

After an event, the peripheral sends a request signal to the DMA controller. The DMA controller serves the request depending on the channel priorities. As soon as the DMA controller accesses the peripheral, the DMA controller sends an acknowledge to the peripheral. The peripheral releases its request as soon as it gets the acknowledge from the DMA controller. Once the request is deasserted by the peripheral, the DMA controller releases the acknowledge. If there are more requests, the peripheral can initiate the next transaction.

In summary, each DMA transfer consists of three operations:

 The loading of data from the peripheral data register or a location in memory addressed through an internal current peripheral/memory address register. The start address used for the first transfer is the base peripheral/memory address programmed in the DMA\_CPARx or DMA\_CMARx register

- The storage of the data loaded to the peripheral data register or a location in memory addressed through an internal current peripheral/memory address register. The start address used for the first transfer is the base peripheral/memory address programmed in the DMA\_CPARx or DMA\_CMARx register
- The post-decrementing of the DMA\_CNDTRx register, which contains the number of transactions that have still to be performed.

#### 3.7.2.2 **Arbiter**

The arbiter manages the channel requests based on their priority and launches the peripheral/memory access sequences.

The priorities are managed in two stages:

- Software: each channel priority can be configured in the DMA\_CCRx register. There are four levels:
  - Very high priority
  - High priority
  - Medium priority
  - Low priority
- Hardware: if two requests have the same software priority level, the channel with the lowest number will get priority versus the channel with the highest number. For example, channel 2 gets priority over channel 4.

#### 3.7.2.3 DMA channels

Each channel can handle DMA transfer between a peripheral register located at a fixed address and a memory address. The amount of data to be transferred (up to 65535) is programmable. The register, which contains the amount of data items to be transferred, is decremented after each transaction.

#### Programmable data sizes

Transfer data sizes of the peripheral and memory are fully programmable through the PSIZE and MSIZE bits in the DMA CCRx register.

#### **Pointer increments**

Peripheral and memory pointers can optionally be automatically post-incremented after each transaction depending on the PINC and MINC bits in the DMA\_CCRx register. If incremented mode is enabled, the address of the next transfer will be the address of the previous one incremented by 1, 2 or 4 depending on the chosen data size. The first transfer address is the one programmed in the DMA\_CPARx/DMA\_CMARx registers. During transfer operations, these registers keep the initially programmed value. The current transfer addresses (in the current internal peripheral/memory address register) are not accessible by software. If the channel is configured in noncircular mode, no DMA request is served after the last transfer (that is once the number of data items to be transferred has reached zero). In order to reload a new number of data items to be transferred into the DMA\_CNDTRx register, the DMA channel must be disabled.

If a DMA channel is disabled, the DMA registers are not Reset. The DMA channel registers (DMA\_CCRx, DMA\_CPARx and DMA\_CMARx) retain the initial values programmed during the channel configuration phase.

In circular mode, after the last transfer, the DMA\_CNDTRx register is automatically reloaded with the initially programmed value. The current internal address registers are reloaded with the base address values from the DMA\_CPARx/DMA\_CMARx registers.

#### Channel configuration procedure

The following sequence should be followed to configure a DMA channelx (where x is the channel number).

- Set the peripheral register address in the DMA\_CPARx register. The data will be moved from/ to this address to/ from the memory after the peripheral event.
- Set the memory address in the DMA\_CMARx register. The data will be written to or read from this memory after the peripheral event.
- 3. Configure the total number of data to be transferred in the DMA\_CNDTRx register. After each peripheral event, this value will be decremented.
- 4. Configure the channel priority using the PL[1:0] bits in the DMA\_CCRx register.
- Configure data transfer direction, circular mode, peripheral & memory incremented mode, peripheral & memory data size, and interrupt after half and/or full transfer in the DMA\_CCRx register.
- 6. Activate the channel by setting the ENABLE bit in the DMA\_CCRx register.

As soon as the channel is enabled, it can serve any DMA request from the peripheral connected on the channel. Once half of the bytes are transferred, the half-transfer flag (HTIF) is set and an interrupt is generated if the Half-Transfer Interrupt Enable bit (HTIE) is set. At the end of the transfer, the Transfer Complete Flag (TCIF) is set and an interrupt is generated if the Transfer Complete Interrupt Enable bit (TCIE) is set.

#### Circular mode

Circular mode is available to handle circular buffers and continuous data flows (e.g. ADC scan mode). This feature can be enabled using the CIRC bit in the DMA\_CCRx register. When circular mode is activated, the number of data to be transferred is automatically reloaded with the initial value programmed during the channel configuration phase, and the DMA requests continue to be served.

#### Memory-to-memory mode

The DMA channels can also work without being triggered by a request from a peripheral. This mode is called Memory-to-Memory mode. If the MEM2MEM bit in the DMA\_CCRx register is set, then the channel initiates transfers as soon as it is enabled by software by setting the Enable bit (EN) in the DMA\_CCRx register. The transfer stops once the DMA\_CNDTRx register reaches zero. Memory-to-Memory mode may not be used at the same time as Circular mode.

# 3.7.2.4 Programmable data width, data alignment and endianness

When PSIZE and MSIZE are not equal, the DMA performs some data alignments as described in *Table 35: "Programmable data width and endian behavior (when bits PINC = MINC = 1)"*: Programmable data width & endian behavior (when bits PINC = MINC = 1).

Table 35: Programmable data width and endian behavior (when bits PINC = MINC = 1)

| Source<br>port<br>width | Destination port width | Number of data items to transfer (NDT) | Source<br>content:<br>address/data | Transfer operations                                          | Destination<br>content:<br>address/data |  |
|-------------------------|------------------------|----------------------------------------|------------------------------------|--------------------------------------------------------------|-----------------------------------------|--|
|                         |                        |                                        | @0x0 / B0                          | 1: READ B0[7:0]<br>@0x0 then WRITE<br>B0[7:0] @0x0           | @0x0 / B0                               |  |
| 8                       | 8                      | 4                                      | @0x1 / B1                          | 2: READ B1[7:0]<br>@0x1 then WRITE<br>B0[7:0] @0x1           | @0x1 / B1                               |  |
| 0                       | 0                      | 4                                      | @0x2 / B2                          | 3: READ B2[7:0]<br>@0x2 then WRITE<br>B0[7:0] @0x2           | TE @0x2 / B2                            |  |
|                         |                        |                                        | @0x3 / B3                          | 4: READ B3[7:0]<br>@0x3 then WRITE<br>B0[7:0] @0x3           | @0x3 / B3                               |  |
|                         |                        |                                        | @0x0 / B0                          | 1: READ B0[7:0]<br>@0x0 then WRITE<br>00B0[15:0] @0x0        | @0x0 / 00B0                             |  |
| 8                       | 16                     | 4                                      | @0x1 / B1                          | 2: READ B1[7:0]<br>@0x1 then WRITE<br>00B0[15:0] @0x2        | @0x2 / 00B1                             |  |
| 0                       | 10                     | 4                                      | @0x2 / B2                          | 3: READ B2[7:0]<br>@0x2 then WRITE<br>00B0[15:0] @0x4        | @0x4 / 00B2                             |  |
|                         |                        |                                        | @0x3 / B3                          | 4: READ B3[7:0]<br>@0x3 then WRITE<br>00B0[15:0] @0x6        | @0x6 / 00B3                             |  |
|                         |                        |                                        | @0x0 / B0                          | 1: READ B0[7:0]<br>@0x0 then WRITE<br>000000B0[31:0] @0x0    | @0x0 /<br>000000B0                      |  |
|                         |                        |                                        | @0x1 / B1                          | 2: READ B1[7:0]<br>@0x1 then WRITE<br>000000B0[31:0] @0x4    | @0x4 /<br>000000B1                      |  |
| 8                       | 32                     | 4                                      | @0x2 / B2                          | 3: READ B2[7:0]<br>@0x2 then WRITE<br>000000B0[31:0] @0x8    | @0x8 /<br>000000B2                      |  |
|                         |                        |                                        | @0x3 / B3                          | 4: READ B3[7:0]<br>@0x3 then WRITE<br>000000B0[31:0]<br>@0xC | @0xC /<br>000000B3                      |  |
| 16                      | 8                      | 4                                      | @0x0 / B1B0                        | 1: READ B1B0[15:0]<br>@0x0 then WRITE<br>B0[7:0] @0x0        | @0x0 / B0                               |  |

| Source<br>port<br>width | Destination port width | Number of data items to transfer (NDT) | Source<br>content:<br>address/data | Transfer operations                                             | Destination<br>content:<br>address/data |
|-------------------------|------------------------|----------------------------------------|------------------------------------|-----------------------------------------------------------------|-----------------------------------------|
|                         |                        |                                        | @0x1 / B3B2                        | 2: READ B3B2[15:0]<br>@0x2 then WRITE<br>B0[7:0] @0x1           | @0x1 / B2                               |
|                         |                        |                                        | @0x2 / B5B4                        | 3: READ B5B4[15:0]<br>@0x4 then WRITE<br>B0[7:0] @0x2           | @0x2 / B4                               |
|                         |                        |                                        | @0x3 / B7B6                        | 4: READ B7B6[15:0]<br>@0x6 then WRITE<br>B0[7:0] @0x3           | @0x3 / B6                               |
|                         |                        |                                        | @0x0 / B1B0                        | 1: READ B1B0[15:0]<br>@0x0 then WRITE<br>B1B0[15:0] @0x0        | @0x0 / B1B0                             |
| 16                      | 16                     | 4                                      | @0x1 / B3B2                        | 2: READ B3B2[15:0]<br>@0x2 then WRITE<br>B3B2[15:0] @0x2        | @0x2 / B3B2                             |
| 10                      | 10                     |                                        | @0x2 / B5B4                        | 3: READ B5B4[15:0]<br>@0x4 then WRITE<br>B5B4[15:0] @0x4        | @0x4 / B5B4                             |
|                         |                        |                                        | @0x3 / B7B6                        | 4: READ B7B6[15:0]<br>@0x6 then WRITE<br>B7B6[15:0] @0x6        | @0x6 / B7B6                             |
|                         |                        |                                        | @0x0 / B1B0                        | 1: READ B1B0[15:0]<br>@0x0 then WRITE<br>0000B1B0[31:0]<br>@0x0 | @0x0 /<br>0000B1B0                      |
| 16                      | 32                     | 4                                      | @0x1 / B3B2                        | 2: READ B3B2[15:0]<br>@0x2 then WRITE<br>0000B3B2[31:0]<br>@0x4 | @0x4 /<br>0000B3B2                      |
|                         | 32                     | 4                                      | @0x2 / B5B4                        | 3: READ B5B4[15:0]<br>@0x4 then WRITE<br>0000B5B4[31:0]<br>@0x8 | @0x8 /<br>0000B5B4                      |
|                         |                        |                                        | @0x3 / B7B6                        | 4: READ B7B6[15:0]<br>@0x6 then WRITE<br>0000B7B6[31:0]<br>@0xC | @0xC /<br>0000B7B6                      |
| 32                      | 8                      | 4                                      | @0x0 /<br>B3B2B1B0                 | 1: READ<br>B3B2B1B0[31:0]<br>@0x0 then WRITE<br>B0[7:0] @0x0    | @0x0 / B0                               |
| J2                      | 8                      | <b>ਾ</b>                               | @0x4 /<br>B7B6B5B4                 | 2: READ<br>B7B6B5B4[31:0]<br>@0x4 then WRITE<br>B0[7:0] @0x1    | @0x1 / B4                               |

| Source<br>port<br>width | Destination port width | Number of<br>data items<br>to transfer<br>(NDT) | Source<br>content:<br>address/data                                                        | Transfer operations                                                    | Destination<br>content:<br>address/data |
|-------------------------|------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------|
|                         |                        |                                                 | @0x8 /<br>BBBAB9B8                                                                        | 3: READ<br>BBBAB9B8[31:0]<br>@0x8 then WRITE<br>B0[7:0] @0x2           | @0x2 / B8                               |
|                         |                        |                                                 | @0xC /<br>BFBEBDBC                                                                        | 4: READ<br>BFBEBDBC[31:0]<br>@0xC then WRITE<br>B0[7:0] @0x3           | @0x3 / BC                               |
|                         |                        |                                                 | @0x0 /<br>B3B2B1B0                                                                        | 1: READ<br>B3B2B1B0[31:0]<br>@0x0 then WRITE<br>B1B0[15:0] @0x0        | @0x0 / B1B0                             |
| 32                      | 16                     | 4                                               | @0x4 /<br>B7B6B5B4                                                                        | 2: READ<br>B7B6B5B4[31:0]<br>@0x4 then WRITE<br>B3B2[15:0] @0x2        | @0x2 / B5B4                             |
| 32                      |                        |                                                 | @0x8 /<br>BBBAB9B8                                                                        | 3: READ<br>BBBAB9B8[31:0]<br>@0x8 then WRITE<br>B5B4[15:0] @0x4        | @0x4 / B9B8                             |
|                         |                        |                                                 | @0xC /<br>BFBEBDBC                                                                        | 4: READ<br>BFBEBDBC[31:0]<br>@0xC then WRITE<br>B7B6[15:0] @0x6        | @0x6 / BDBC                             |
|                         |                        |                                                 | @0x0 /<br>B3B2B1B0                                                                        | 1: READ<br>B3B2B1B0[31:0]<br>@0x0 then WRITE<br>0000B1B0[31:0]<br>@0x0 | @0x0 /<br>B3B2B1B0                      |
| 32                      | 32                     | 4                                               | @0x4 /<br>B7B6B5B4 2: READ<br>B7B6B5B4[31:0]<br>@0x4 then WRITE<br>0000B3B2[31:0]<br>@0x4 | B7B6B5B4[31:0]<br>@0x4 then WRITE<br>0000B3B2[31:0]                    | @0x4 /<br>B7B6B5B4                      |
| 32                      | J2                     | 4                                               | @0x8 /<br>BBBAB9B8                                                                        | 3: READ<br>BBBAB9B8[31:0]<br>@0x8 then WRITE<br>0000B5B4[31:0]<br>@0x8 | @0x8 /<br>BBBAB9B8                      |
|                         |                        |                                                 | @0xC /<br>BFBEBDBC                                                                        | 4: READ<br>BFBEBDBC[31:0]<br>@0xC then WRITE<br>0000B7B6[31:0]<br>@0xC | @0xC /<br>BFBEBDBC                      |

The DMA is addressed through AHB and can be accessed only with 32-bit access. Any 8-bit or 16-bit access will generate a hard fault.

When the DMA initiates an AHB byte or halfword write operation, the data are duplicated on the unused lanes of the HWDATA[31:0] bus. So when the used AHB slave peripheral

does not support byte or halfword write operations (when HSIZE is not used by the peripheral) and does not generate any error, the DMA writes the 32 HWDATA bits as shown in the two examples below:

- To write the halfword "0xABCD", the DMA sets the HWDATA bus to "0xABCDABCD" with HSIZE = HalfWord
- To write the byte "0xAB", the DMA sets the HWDATA bus to "0xABABABAB" with HSIZE = Byte

Assuming that the AHB/APB bridge is an AHB 32-bit slave peripheral that does not take the HSIZE data into account, it will transform any AHB byte or halfword operation into a 32-bit APB operation in the following manner:

- an AHB byte write operation of the data "0xB0" to 0x0 (or to 0x1, 0x2 or 0x3) will be converted to an APB word write operation of the data "0xB0B0B0B0" to 0x0
- an AHB half-word write operation of the data "0xB1B0" to 0x0 (or to 0x2) will be converted to an APB word write operation of the data "0xB1B0B1B0" to 0x0

### 3.7.2.5 Error management

A DMA transfer error can be generated by reading from or writing to a reserved address space. When a DMA transfer error occurs during a DMA read or a write access, the faulty channel is automatically disabled through a hardware clear of its EN bit in the corresponding Channel configuration register (DMA\_CCRx). The channel's transfer error interrupt flag (TEIF) in the ISR register is set and an interrupt is generated if the transfer error interrupt enable bit (TEIE) in the DMA\_CCRx register is set.

#### 3.7.2.6 Interrupts

An interrupt can be produced on a Half-transfer, Transfer complete or Transfer error for each DMA channel. Separate interrupt enable bits are available for flexibility.

| Interrupt event   | Event flag | Enable control bit |
|-------------------|------------|--------------------|
| Half-transfer     | HTIF       | HTIE               |
| Transfer complete | TCIF       | TCIE               |
| Transfer error    | TEIF       | TEIE               |

Table 36: DMA interrupt requests

#### 3.7.2.7 DMA request mapping

The eight requests from the peripherals (SPI, I2Cx[1,2] and UART) are multiplexed before entering DMA with the ADC request. For each channel, the choice between the peripheral and the ADC is done through the DMA\_CONFIG register.



Figure 8: DMA request mapping in BlueNRG-1

# 3.7.3 DMA registers

DMA peripheral base address (DMA\_BASE\_ADDR) 0xA0000000.

Table 37: DMA registers

| Address offset | Name | RW | Reset      | Description                                                                 |
|----------------|------|----|------------|-----------------------------------------------------------------------------|
| 0x00           | ISR  | R  | 0x00000000 | DMA interrupt status register. Refer to the detailed description below.     |
| 0x04           | IFCR | W  | 0x00000000 | DMA interrupt flag clear register. Refer to the detailed description below. |

Table 38:

DMA - ISR register description: address offset DMA\_BASE\_ADDR+0x00

|     | DMA - ISR register description: address offset DMA_BASE_ADDR+0x00 |       |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-----|-------------------------------------------------------------------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Field<br>name                                                     | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 0   | GIF0                                                              | 0x0   | R  | Channel 0 global interrupt flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No TE, HT or TC event on channel 0.  1: A TE, HT or TC event occurred on channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|     |                                                                   |       |    | , , , , , , , , , , , , , , , , , , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 1   | TCIF0                                                             | 0x0   | R  | Channel 0 transfer complete flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|     |                                                                   |       |    | 0: No transfer complete (TC) on channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|     |                                                                   |       |    | 1: A transfer complete (TC) occurred on channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 2   | HTIF0                                                             | 0x0   | R  | Channel 0 half transfer flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| _   |                                                                   | o no  | '` | 0: No half transfer (HT) event on channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|     |                                                                   |       |    | 1: A half transfer (HT) event occurred on channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 3   | TEIF0                                                             | 0x0   | R  | Channel 0 transfer error flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| ٥   | 12110                                                             | OXO   | 1  | 0: No transfer error (TE) event on channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|     |                                                                   |       |    | 1: A transfer error (TE) occurred on channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 4   | GIF1                                                              | 0x0   | R  | Channel 1 global interrupt flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No TE, HT or TC event on channel 1.  1: A TE, HT or TC event occurred on channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|     |                                                                   |       |    | , and the second |  |  |  |
| 5   | TCIF1                                                             | 0x0   | R  | Channel 1 transfer complete flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer complete (TC) on channel 1.  1: A transfer complete (TC) occurred on channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 6   | HTIF1                                                             | 0x0   | R  | Channel 1 half transfer flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No half transfer (HT) event on channel 1.  1: A half transfer (HT) event occurred on channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 7   | TEIF1                                                             | 0x0   | R  | Channel 1 transfer error flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer error (TE) event on channel 1.  1: A transfer error (TE) occurred on channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 8   | GIF2                                                              | 0x0   | R  | Channel 2 global interrupt flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No TE, HT or TC event on channel 2.  1: A TE, HT or TC event occurred on channel 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 9   | TCIF2                                                             | 0x0   | R  | Channel 2 transfer complete flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer complete (TC) on channel 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|     |                                                                   |       |    | 1: A transfer complete (TC) occurred on channel 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|     |                                                                   |       |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                       |
|-----|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10  | HTIF2      | 0x0   | R  | Channel 2 half transfer flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No half transfer (HT) event on channel 2.  1: A half transfer (HT) event occurred on channel 2. |
| 11  | TEIF2      | 0x0   | R  | Channel 2 transfer error flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer error (TE) event on channel 2.  1: A transfer error (TE) occurred on channel 2.    |
| 12  | GIF3       | 0x0   | R  | Channel 3 global interrupt flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No TE, HT or TC event on channel 3.  1: A TE, HT or TC event occurred on channel 3.          |
| 13  | TCIF3      | 0x0   | R  | Channel 3 transfer complete flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer complete (TC) on channel 3.  1: A transfer complete (TC) occurred on channel 3. |
| 14  | HTIF3      | 0x0   | R  | Channel 3 half transfer flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No half transfer (HT) event on channel 3.  1: A half transfer (HT) event occurred on channel 3. |
| 15  | TEIF3      | 0x0   | R  | Channel 3 transfer error flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer error (TE) event on channel 3.  1: A transfer error (TE) occurred on channel 3.    |
| 16  | GIF4       | 0x0   | R  | Channel 4 global interrupt flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No TE, HT or TC event on channel 4.  1: A TE, HT or TC event occurred on channel 4.          |
| 17  | TCIF4      | 0x0   | R  | Channel 4 transfer complete flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer complete (TC) on channel 4.  1: A transfer complete (TC) occurred on channel 4. |
| 18  | HTIF4      | 0x0   | R  | Channel 4 half transfer flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No half transfer (HT) event on channel 4.  1: A half transfer (HT) event occurred on channel 4. |
| 19  | TEIF4      | 0x0   | R  | Channel 4 transfer error flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer error (TE) event on channel 4.  1: A transfer error (TE) occurred on channel 4.    |

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                       |
|-----|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20  | GIF5       | 0x0   | R  | Channel 5 global interrupt flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No TE, HT or TC event on channel 5.  1: A TE, HT or TC event occurred on channel 5.          |
| 21  | TCIF5      | 0x0   | R  | Channel 5 transfer complete flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer complete (TC) on channel 5.  1: A transfer complete (TC) occurred on channel 5. |
| 22  | HTIF5      | 0x0   | R  | Channel 5 half transfer flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No half transfer (HT) event on channel 5.  1: A half transfer (HT) event occurred on channel 5. |
| 23  | TEIF5      | 0x0   | R  | Channel 5 transfer error flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer error (TE) event on channel 5.  1: A transfer error (TE) occurred on channel 5.    |
| 24  | GIF6       | 0x0   | R  | Channel 6 global interrupt flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No TE, HT or TC event on channel 6.  1: A TE, HT or TC event occurred on channel 6.          |
| 25  | TCIF6      | 0x0   | R  | Channel 6 transfer complete flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer complete (TC) on channel 6.  1: A transfer complete (TC) occurred on channel 6. |
| 26  | HTIF6      | 0x0   | R  | Channel 6 half transfer flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No half transfer (HT) event on channel 6.  1: A half transfer (HT) event occurred on channel 6. |
| 27  | TEIF6      | 0x0   | R  | Channel 6 transfer error flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer error (TE) event on channel 6.  1: A transfer error (TE) occurred on channel 6.    |
| 28  | GIF7       | 0x0   | R  | Channel 7 global interrupt flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No TE, HT or TC event on channel 7.  1: A TE, HT or TC event occurred on channel 7.          |
| 29  | TCIF7      | 0x0   | R  | Channel 7 transfer complete flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer complete (TC) on channel 7.  1: A transfer complete (TC) occurred on channel 7. |

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                       |
|-----|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30  | HTIF7      | 0x0   | R  | Channel 7 half transfer flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No half transfer (HT) event on channel 7.  1: A half transfer (HT) event occurred on channel 7. |
| 31  | TEIF7      | 0x0   | R  | Channel 7 transfer error flag. This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the IFCR register.  0: No transfer error (TE) event on channel 7.  1: A transfer error (TE) occurred on channel 7.    |

Table 39: DMA - IFCR register description: address offset DMA\_BASE\_ADDR+0x04

| Bit | Field name | Reset | RW | Description                                                                                                                                     |
|-----|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | CGIF0      | 0x0   | W  | Channel 0 global interrupt flag. This bit is set by software.  0: No effect.  1: Clears the GIF, TEIF, HTIF and TCIF flags in the ISR register. |
| 1   | CTCIF0     | 0x0   | W  | Channel 0 transfer complete flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TCIF flag in the ISR register.       |
| 2   | CHTIF0     | 0x0   | W  | Channel 0 half transfer flag. This bit is set by software.  0: No effect.  1: Clears the corresponding HTIF flag in the ISR register.           |
| 3   | CTEIF0     | 0x0   | W  | Channel 0 transfer error flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TEIF flag in the ISR register.          |
| 4   | CGIF1      | 0x0   | W  | Channel 1 global interrupt flag. This bit is set by software.  0: No effect.  1: Clears the GIF, TEIF, HTIF and TCIF flags in the ISR register. |
| 5   | CTCIF1     | 0x0   | W  | Channel 1 transfer complete flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TCIF flag in the ISR register.       |
| 6   | CHTIF1     | 0x0   | W  | Channel 1 half transfer flag. This bit is set by software.  0: No effect.  1: Clears the corresponding HTIF flag in the ISR register.           |
| 7   | CTEIF1     | 0x0   | W  | Channel 1 transfer error flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TEIF flag in the ISR register.          |
| 8   | CGIF2      | 0x0   | W  | Channel 2 global interrupt flag. This bit is set by software.  0: No effect.  1: Clears the GIF, TEIF, HTIF and TCIF flags in the ISR register. |
| 9   | CTCIF2     | 0x0   | W  | Channel 2 transfer complete flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TCIF flag in the ISR register.       |

| Bit | Field name | Reset | RW | Description                                                                                                                                     |
|-----|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 10  | CHTIF2     | 0x0   | W  | Channel 2 half transfer flag. This bit is set by software.  0: No effect.  1: Clears the corresponding HTIF flag in the ISR register.           |
| 11  | CTEIF2     | 0x0   | W  | Channel 2 transfer error flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TEIF flag in the ISR register.          |
| 12  | CGIF3      | 0x0   | W  | Channel 3 global interrupt flag. This bit is set by software.  0: No effect.  1: Clears the GIF, TEIF, HTIF and TCIF flags in the ISR register. |
| 13  | CTCIF3     | 0x0   | W  | Channel 3 transfer complete flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TCIF flag in the ISR register.       |
| 14  | CHTIF3     | 0x0   | W  | Channel 3 half transfer flag. This bit is set by software.  0: No effect.  1: Clears the corresponding HTIF flag in the ISR register.           |
| 15  | CTEIF3     | 0x0   | W  | Channel 3 transfer error flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TEIF flag in the ISR register.          |
| 16  | CGIF4      | 0x0   | W  | Channel 4 global interrupt flag. This bit is set by software.  0: No effect.  1: Clears the GIF, TEIF, HTIF and TCIF flags in the ISR register. |
| 17  | CTCIF4     | 0x0   | W  | Channel 4 transfer complete flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TCIF flag in the ISR register.       |
| 18  | CHTIF4     | 0x0   | W  | Channel 4 half transfer flag. This bit is set by software.  0: No effect.  1: Clears the corresponding HTIF flag in the ISR register.           |
| 19  | CTEIF4     | 0x0   | W  | Channel 4 transfer error flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TEIF flag in the ISR register.          |
| 20  | CGIF5      | 0x0   | W  | Channel 5 global interrupt flag. This bit is set by software.  0: No effect.  1: Clears the GIF, TEIF, HTIF and TCIF flags in the ISR register. |
| 21  | CTCIF5     | 0x0   | W  | Channel 5 transfer complete flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TCIF flag in the ISR register.       |
| 22  | CHTIF5     | 0x0   | W  | Channel 5 half transfer flag. This bit is set by software.  0: No effect.  1: Clears the corresponding HTIF flag in the ISR register.           |
| 23  | CTEIF5     | 0x0   | W  | Channel 5 transfer error flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TEIF flag in the ISR register.          |

46/173

| Bit | Field name | Reset | RW | Description                                                                                                                                     |
|-----|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 24  | CGIF6      | 0x0   | W  | Channel 6 global interrupt flag. This bit is set by software.  0: No effect.  1: Clears the GIF, TEIF, HTIF and TCIF flags in the ISR register. |
| 25  | CTCIF6     | 0x0   | W  | Channel 6 transfer complete flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TCIF flag in the ISR register.       |
| 26  | CHTIF6     | 0x0   | W  | Channel 6 half transfer flag. This bit is set by software.  0: No effect.  1: Clears the corresponding HTIF flag in the ISR register.           |
| 27  | CTEIF6     | 0x0   | W  | Channel 6 transfer error flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TEIF flag in the ISR register.          |
| 28  | CGIF7      | 0x0   | W  | Channel 7 global interrupt flag. This bit is set by software.  0: No effect.  1: Clears the GIF, TEIF, HTIF and TCIF flags in the ISR register. |
| 29  | CTCIF7     | 0x0   | W  | Channel 7 transfer complete flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TCIF flag in the ISR register.       |
| 30  | CHTIF7     | 0x0   | W  | Channel 7 half transfer flag. This bit is set by software.  0: No effect.  1: Clears the corresponding HTIF flag in the ISR register.           |
| 31  | CTEIF7     | 0x0   | W  | Channel 7 transfer error flag. This bit is set by software.  0: No effect.  1: Clears the corresponding TEIF flag in the ISR register.          |

- DMA\_CH0 peripheral base address (DMA\_CH0\_BASE\_ADDR) 0xA0000008
- DMA\_CH1 peripheral base address (DMA\_CH1\_BASE\_ADDR) 0xA000001C
- DMA\_CH2 peripheral base address (DMA\_CH2\_BASE\_ADDR) 0xA0000030
- DMA\_CH3 peripheral base address (DMA\_CH3\_BASE\_ADDR) 0xA0000044
- DMA\_CH4 peripheral base address (DMA\_CH4\_BASE\_ADDR) 0xA0000058
- DMA\_CH5 peripheral base address (DMA\_CH5\_BASE\_ADDR) 0xA000006C
- DMA\_CH6 peripheral base address (DMA\_CH6\_BASE\_ADDR) 0xA0000080
- DMA\_CH7 peripheral base address (DMA\_CH7\_BASE\_ADDR) 0xA0000094

#### Table 40: DMA\_CHx registers

| Address offset | Name  | RW | Reset      | Description                                                                       |
|----------------|-------|----|------------|-----------------------------------------------------------------------------------|
| 0x00           | CCR   | RW | 0x00000000 | DMA channel configuration register. Refer to the detailed description below.      |
| 0x04           | CNDTR | RW | 0x00000000 | DMA channel number of data register. Refer to the detailed description below.     |
| 0x08           | CPAR  | RW | 0x00000000 | DMA channel peripheral address register. Refer to the detailed description below. |
| 0x0C           | CMAR  | RW | 0x00000000 | DMA channel memory address register. Refer to the detailed description below.     |

Table 41: DMA\_CHx - CCR register description: address offset DMA\_CHX\_BASE\_ADDR+0x00

| Bit   | Field name | Reset | RW | Description                                                                                                   |
|-------|------------|-------|----|---------------------------------------------------------------------------------------------------------------|
| 0     | EN         | 0x0   | RW | DMA channel enable. 0: DMA channel disabled. 1: DMA channel enabled.                                          |
| 1     | TCIE       | 0x0   | RW | Transfer complete interrupt enable. 0: TC interrupt disabled. 1: TC interrupt enabled.                        |
| 2     | HTIE       | 0x0   | RW | Half transfer interrupt enable.  0: HT interrupt disabled.  1: HT interrupt enabled.                          |
| 3     | TEIE       | 0x0   | RW | Transfer error interrupt enable.  0: TE interrupt disabled.  1: TE interrupt enabled.                         |
| 4     | DIR        | 0x0   | RW | Data transfer direction.  0: Read from peripheral.  1: Read from memory.                                      |
| 5     | CIRC       | 0x0   | RW | Circular mode. 0: Circular mode disabled. 1: Circular mode enabled.                                           |
| 6     | PINC       | 0x0   | RW | Peripheral increment mode.  0: Peripheral increment disabled.  1: Peripheral increment enabled.               |
| 7     | MINC       | 0x0   | RW | Memory increment mode. 0: Memory increment disabled. 1: Memory increment enabled.                             |
| 9:8   | PSIZE      | 0x0   | RW | Peripheral size. 00b: Size 8 bits. 01b: Size 16 bits. 10b: Size 32 bits.                                      |
| 11:10 | MSIZE      | 0x0   | RW | Memory size. 00b: Size 8 bits. 01b: Size 16 bits. 10b: Size 32 bits.                                          |
| 13:12 | PL         | 0x0   | RW | Channel priority level. 00b: Low priority. 01b: Medium priority. 10b: High priority. 11b: Very high priority. |
| 14    | МЕМ2МЕМ    | 0x0   | RW | Memory to memory mode.  0: Memory to memory mode disabled.  0: Memory to memory mode enabled.                 |
| 31:15 | RESERVED   | 0x0   | R  | RESERVED                                                                                                      |

Table 42: DMA\_CHx - CNDTR register description: address offset DMA\_CHX\_BASE\_ADDR+0x04

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15:0  | NDT        | 0x0   | RW | Number of data to be transferred (0 up to 65535). This register can only be written when the channel is disabled. Once the channel is enabled, this register is read-only, indicating the remaining bytes to be transmitted. This register decrements after each DMA transfer. Once the transfer is completed, this register can either stay at zero or be reloaded automatically by the value previously programmed if the channel is configured in auto-reload mode. If this register is zero, no transaction can be served whether the channel is enabled or not. |  |  |  |  |
| 31:16 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |

Table 43: DMA\_CHx - CPAR register description: address offset DMA\_CHX\_BASE\_ADDR+0x08

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                              |
|------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | PA         | 0x0   | RW | Base address of the peripheral data register from/to which the data will be read/written. When PSIZE is 01 (16-bit), the PA[0] bit is ignored. Access is automatically aligned to a halfword address. When PSIZE is 10 (32-bit), PA[1:0] are ignored. Access is automatically aligned to a word address. |

Table 44: DMA\_CHx - CMAR register description: address offset DMA\_CHX\_BASE\_ADDR+0x0C

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                 |
|------|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | MA         | 0x0   | RW | Base address of the memory area from/to which the data will be read/written. When MSIZE is 01 (16-bit), the MA[0] bit is ignored. Access is automatically aligned to a halfword address. When MSIZE is 10 (32-bit), MA[1:0] are ignored. Access is automatically aligned to a word address. |

### 3.8 SPI

### 3.8.1 Introduction

The BlueNRG-1 integrates a serial peripheral interface compatible with Motorola standard.

Main features are:

- Maximal supported baud rate is 1 MHz in slave mode and 8 MHz in master mode.
- Parallel-to-serial conversion on data written to an internal 32-bit wide, 16-location deep transmitter FIFO.
- Serial-to-parallel conversion on received data, buffering in a 32-bit wide 16-location deep receive FIFO.
- Programmable data frame size from 4-bit to 32-bit.
- Programmable clock bit rate and prescaler.
- Programmable clock phase and polarity in SPI mode.
- Support for Direct Memory Access (DMA).

### 3.8.2 Functional overview

The SPI performs serial-to-parallel conversion on data received from a peripheral device on the SPI\_RX pin, and parallel-to-serial conversion on data written by CPU for transmission on the SPI\_TX pin.

The transmit and receive paths are buffered with internal FIFO memories allowing up to 16 x 32-bit values to be stored independently in both transmit and receive modes. FIFOs may be burst-loaded or emptied by the system processor or by the DMA, from one to eight words per transfer. Each 32-bit word from the system fills one entry in FIFO. The SPI includes a programmable bitrate clock divider and prescaler to generate the serial output clock signal from the SPI CLK pin.

### 3.8.2.1 SPI clock phase and clock polarity

The SPH control bit selects the clock edge that captures data and allows it to change state. It has the most impact on the first bit transmitted by either allowing or not allowing a clock transition before the first data capture edge. The SPO bit selects the clock polarity (low or high) of the clock signal. SPH in conjunction with the SPO bit allow four possible timing variations listed in the following table.

| SPH | SPO | Color scheme                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b  | 0b  | The clock signal is stopped to low inactive level between transfers. The first rising edge occurs in the middle of the first data bit (with delay). The SPI transmits data one-half cycle ahead of the rising edge of clock signal and receives data on the rising edge of clock signal. In case of multi byte transmission, the CS line must be pulsed HIGH between each data word transfer.     |
| 0b  | 1b  | The clock signal is stopped to high inactive level between transfers. The first falling edge occurs in the middle of the first data bit (with delay). The SPI transmits data one-half cycle ahead of the falling edge of clock signal and receives data on the falling edge of clock signal. In case of multi byte transmission, the CS line must be pulsed HIGH between each data word transfer. |
| 1b  | 0b  | The clock signal is stopped to low inactive level between transfers. The first rising edge occurs at the start of the first data bit (no delay). The SPI transmits data on the rising edge of clock signal and receives data on the failing edge of clock signal.                                                                                                                                 |
| 1b  | 1b  | The clock signal is stopped to high inactive level between transfers. The first falling edge occurs at the start of the first data bit (no delay). The SPI transmits data on the falling edge of clock signal and receives data on the rising edge of clock signal.                                                                                                                               |

Table 45: SPI clock phase and clock polarity

#### 3.8.2.2 Procedure for enabling SPI

The SPI initialization procedure is the following (assuming clocks already enabled):

- 1. Clear the SSE bit in the CR1 register. This step is not required after a hardware or software Reset of the BlueNRG1.
- 2. Empty the receive FIFO. This step is not required after a hardware or software Reset of the device BlueNRG1.
- Program IO\_MODE to route SPI port signals on those GPIOs. See Section GPIO operating modes.
- Program the SPI clock prescaler register (CPSR), then program the configuration registers CR0 and CR1.
- 5. The transmit FIFO can optionally be filled before enabling the SPI.
- 6. Set the SSE bit to enable SPI operation.



The transmit FIFO and the receive FIFO are not cleared when the SSE bit is cleared.

#### 3.8.2.3 SPI bit rate generation

The SPI bitrate is derived by dividing down the peripheral clock (CLK) by an even prescaler value CPSDVSR from 2 to 254, the clock is further divided by a value from 1 to 256, which is 1+SCR. The SPI frequency clock duty cycle is always 0.5.

#### 3.8.2.4 SPI data endianness

All transfers can be sent and received with configurable endianness according the setting of the (T/R)ENDN bit in the CR1 registers

The cases "00b" and "11b" of TENDN and RENDN are implemented for data frame size from 4- to 32-bit. The cases "01b" and "10b" of TENDN and RENDN are implemented only for the following data frame sizes: 16-bit, 24-bit and 32-bit. Transmit data endianness: TENDN in CR1:

|   | Tuble 40. Of 1 TA chidaliness |                                                          |  |  |  |  |  |  |  |
|---|-------------------------------|----------------------------------------------------------|--|--|--|--|--|--|--|
| Т | ENDN                          | Endianness                                               |  |  |  |  |  |  |  |
|   | 00b                           | The element is transmitted MSByte-first and MSbit-first. |  |  |  |  |  |  |  |
|   | 01b                           | The element is transmitted LSByte-first and MSbit-first. |  |  |  |  |  |  |  |
|   | 10b                           | The element is transmitted MSByte-first and LSbit-first. |  |  |  |  |  |  |  |
|   | 11b                           | The element is transmitted LSByte-first and LSbit-first. |  |  |  |  |  |  |  |

Table 46: SPI TX endianness

Table 47: SPI RX endianness

| RENDN | Endianness                                            |  |  |  |  |  |  |
|-------|-------------------------------------------------------|--|--|--|--|--|--|
| 00b   | The element is received MSByte-first and MSbit-first. |  |  |  |  |  |  |
| 01b   | The element is received LSByte-first and MSbit-first. |  |  |  |  |  |  |
| 10b   | The element is received MSByte-first and LSbit-first. |  |  |  |  |  |  |
| 11b   | The element is received LSByte-first and LSbit-first. |  |  |  |  |  |  |

#### 3.8.2.5 SPI interrupts

There are six individual maskable interrupt sources generated by the SPI (single interrupt signal that drives the NVIC):

- Receive interrupt
- Transmit interrupt
- Timeout interrupt
- Receive overrun interrupt
- Transmit underrun interrupt
- Transmit empty interrupt

The user can enable or disable the individual interrupt sources by changing the mask bits in the IMSC register. Setting the appropriate mask bit to 1b enables the interrupt. The status of the individual interrupt sources can be read from the RIS register (raw interrupt status) or from the MIS register (masked interrupt status).

#### 3.8.2.6 Receive interrupt

The receive interrupt is asserted when the number of data in receive FIFO reaches the programmed trigger watermark level. The receive interrupt is cleared by reading data from the receive FIFO until there are less data than the programmed watermark level.

### 3.8.2.7 Transmit interrupt

The transmit interrupt is asserted when the number of data in the transmit FIFO is less than or equal to the programmed watermark level. It is cleared by performing writes to the transmit FIFO until it holds more elements than the programmed watermark level. The transmitter interrupt is not qualified with the SPI enable bit, which allows operation in one of two ways:

- Data can be written to the transmit FIFO prior to enabling the SPI and the interrupts.
- Or the SPI and the interrupts can be enabled so that data can be written to the transmit FIFO by an interrupt service routine.

### 3.8.2.8 Timeout interrupt

The receive timeout interrupt is asserted when the receive FIFO is not empty, and no further data is received over a 32-bit period of the serial clock. This mechanism ensures that the user is aware that data is still present in the receive FIFO and requires servicing.

The receive timeout interrupt is cleared either when the FIFO becomes empty through reading all the data, or if new data is received, or when a 1b is written to the corresponding bit of the ICR register.

#### 3.8.2.9 Receive overrun interrupt

The receive overrun interrupt is asserted when the receive FIFO is already full and an additional data frame is received, causing an overrun of the FIFO. Data is overwritten in the receive shift register, but not in the FIFO. The interrupt is cleared when a 1b is written to the corresponding bit of the ICR register. This interrupt can never occur if hardware flow control is enabled in the CR1 register.

#### 3.8.2.10 Transmit underrun interrupt

The transmit underrun interrupt is asserted when the transmit FIFO is already empty and an additional frame is transmitted, causing an underrun of the FIFO. Data is over-read in the transmit shift register. This interrupt is cleared when a 1b is written to the corresponding bit of the ICR register.

#### 3.8.2.11 Transmit empty interrupt

The transmit interrupt is asserted when the transmit FIFO is empty. It is cleared by performing writes to the transmit FIFO.

### 3.8.2.12 SPI Master communication mode

The SPIM register field selects the SPI transmission mode, these modes are applicable only for SPI master mode:

- Full duplex mode (SPIM = 00b): the master transmits the data available in the TXFIFO and receives the data from the slave.
- Transmit mode (SPIM = 01b): when the data is available in TX FIFO, the SPI\_TX line is run, and no data is written in RX FIFO
- Receive mode (SPIM = 10b): the sequence of receive mode is:When the receive mode is selected we have two cases:

a. The software sets the mode to receive (SPIM = 10) and writes the dummy character value to the CHN register.

- b. The software writes the value "number of frames to receive from the slave" in the RXFRM register.
- a. If the TXFIFO is empty, the master receives data from the slave, transmitting the character from the CHN register in each frame received. The RXFRM register is decremented by one at each transmission/reception. The interface runs until the RXFRM value is dummy AND the written number of frames in RXFRM is received.
- b. If the TXFIFO is not empty, the master first transmits the data available in the TXFIFO and receives the data from the slave (like the full duplex mode). The RXFRM register is not decremented. When all the data available in TXFIFO are transmitted, the TXFIFO becomes empty (case a), then the dummy character from the CHN register are transmitted for each frame received. The RXFRM register is decremented for each transaction. When the value in this register is zero and the written number of frames in RXFRM is received, the interface does not run anymore. The user has to write the RXFRM (with value greater than zero) by software to reactivate the interface.



In all cases, the RXFRM is decremented by one only if the TXFIFO is empty. The RFRM is decremented before the data is sent.



If the software fills the TXFIFO while the SPI is transmitting the dummy character, then the words of TXFIFO should be ignored and we should not send them in this mode, only the dummy -character are transmitted.

- Combined mode (SPIM = 11b): the sequence of combined mode is:
  - a. The software sets the mode to combined mode: (SPIM=11).
  - b. The software writes to the WDTXF register the "number of frames to be received by the slave (a value greater than zero) from TXFIFO master".

If the number of words written in the WDTXF register are sent (WDTXF is equal to zero) but the RXFRM register is not equal to zero, the master transmits the dummy character (defined in CHM register) and receives the slave data, decrementing the RXFRM register by one. Once the RXFRM register is equal to zero and all the data written in RXFRM are sent, the interface is stopped.

When the RXFRM register is zero and WDTXF is not equal to zero and the TXFIFO of the master and of slave are not empty, the master transmits the data from TXFIFO and receives the data from the slave. Before the data is sent from TXFIFO, the WDTXF is decremented by one. When the WDTXF register is zero and all the numbers written in this register are sent, the interface is stopped.

The interface is stopped when:

- WDTXF and RXFRM registers are equal to zero.
- WDTXF register is not equal to zero and TXFIFO is empty.
- RXFRM register is not equal to zero, the WDTXF register is zero and TXFIFO is not empty.

For each data transmission (TXFIFO data or CHN register data), the data slave is received.

WDTXF is decremented by one only at each data transmission from TXFIFO. The decrementing is done before the words are sent out.



RXFRM is decremented by one only at each dummy character transmission from the CHN register. The decrementing is done before the words are sent out.

When we start decrementing one of the registers (RXFRM or WDTXF), we must decrement until we reach zero and we send the last words before starting the decrement of other registers (RXFRM or WDTXF).

Switching between these different modes when SPI is enabled is possible. If the transmission mode is deselected for another mode during a frame transmission, the new mode will become active at the start of the next word.

# 3.8.3 SPI registers

SPI peripheral base address (SPI\_BASE\_ADDR) 0x40400000.

Table 48: SPI registers

| Address | Name  | RW | Reset      | Description                                                                                               |
|---------|-------|----|------------|-----------------------------------------------------------------------------------------------------------|
| offset  |       |    |            | F                                                                                                         |
| 0x00    | CR0   | RW | 0x1C000000 | Control Register 0. Refer to the detailed description below.                                              |
| 0x04    | CR1   | RW | 0x00000000 | Control Register 1. Refer to the detailed description below.                                              |
| 0x08    | DR    | RW | 0x00000000 | Data Register. Refer to the detailed description below.                                                   |
| 0x0C    | SR    | R  | 0x00000003 | Status Register. Refer to the detailed description below.                                                 |
| 0x10    | CPSR  | RW | 0x00000000 | Clock prescale register. Refer to the detailed description below.                                         |
| 0x14    | IMSC  | RW | 0x00000000 | Interrupt mask set or clear register. Refer to the detailed description below.                            |
| 0x18    | RIS   | R  | 0x00000000 | Raw interrupt status register. Refer to the detailed description below.                                   |
| 0x1C    | MIS   | R  | 0x00000000 | Masked Interrupt Status Register. Refer to the detailed description below.                                |
| 0x20    | ICR   | W  | 0x00000000 | Interrupt clear register. Refer to the detailed description below.                                        |
| 0x24    | DMACR | RW | 0x00000000 | SPI DMA control register. Refer to the detailed description below.                                        |
| 0x28    | RXFRM | RW | 0x00000000 | SPI Receive Frame register. Indicates the number of frames to receive from the slave.                     |
| 0x2C    | CHN   | RW | 0x00000000 | Dummy character register                                                                                  |
| 0x30    | WDTXF | RW | 0x00000000 | SPI transmit FIFO receive frame number. Indicates the number of frames to receive from the transmit FIFO. |
| 0x80    | ITCR  | RW | 0x00000000 | Integration test control register. Refer to the detailed description below.                               |
| 0x8C    | TDR   | RW | 0x00000000 | Test data register                                                                                        |

Table 49:

SPI - CR0 register description: address offset SPI\_BASE\_ADDR+0x00

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                         |
|-------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:0   | DSS        | 0x0   | RW | Data size select. (DSS+1) defines the number of bits: 0x00: Reserved. 0x01: Reserved. 0x02: Reserved. 0x03: 4-bit data. 0x04: 5-bit data 0x1F: 32-bit data.                                                                         |
| 5     | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                            |
| 6     | SPO        | 0x0   | RW | Clock polarity.  0: Steady state of clock polarity is low.  1: Steady state of clock polarity is high.                                                                                                                              |
| 7     | SPH        | 0x0   | RW | Clock phase.  0: Steady state of clock phase is low.  1: Steady state of clock phase is high.                                                                                                                                       |
| 15:8  | SCR        | 0x0   | RW | Serial clock rate.  The SRC value is used to generate the transmit and receive bit rate of the SPI. The bit rate is: f_SPICLK / (CPSDVR * (1 + SCR)), where CPSDVR is an even value from 2 to 254 and SCR is a value from 0 to 255. |
| 29:22 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                            |
| 24:23 | SPIM       | 0x0   | RW | SPI Master transmission mode.  00b: Full duplex mode.  01b: Transmit mode.  10b: Receive mode.  11b: Combined mode.                                                                                                                 |
| 25    | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                            |
| 26    | CS1        | 0x1   | RW | Chip Selection for slave one 0: the slave 1 is selected. 1: the slave 1 is not selected.                                                                                                                                            |
| 31:27 | RESERVED   | 0x3   | R  | RESERVED                                                                                                                                                                                                                            |

Table 50: SPI - CR1 register description: address offset SPI\_BASE\_ADDR+0x04

| Bit | Field name | Reset | RW | Description                                                   |
|-----|------------|-------|----|---------------------------------------------------------------|
| 0   | RESERVED   | 0x0   | R  | RESERVED                                                      |
| 1   | SSE        | 0x0   | RW | SPI enable. 0: SPI disable. 1: SPI enable.                    |
| 2   | MS         | 0x0   | RW | Master or slave mode select.  0: Master mode.  1: Slave mode. |

|       | DideNing-1 |       |    |                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-------|------------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 3     | SOD        | 0x0   | RW | Slave mode output disable (slave mode only).  0: SPI can drive the MISO signal in slave mode.  1: SPI must not drive the MISO signal in slave mode.  In multiple slave system, it is possible for a SPI master to broadcast a message to all slaves in the system while ensuring only one slave drives data onto the serial output line MISO.                                                                                        |  |  |
| 5:4   | RENDN      | 0x0   | RW | Receive endian format.  00b: The element is received MSByte-first and MSbit-first.  01b: The element is received LSByte-first and MSbit-first.  10b: The element is received MSByte-first and LSbit-first.  11b: The element is received LSByte-first and LSbit-first.  The cases 00b and 11b are set for data frame size from 4 to 32 bits. The cases 01b and 10b are set only for data frame size 16, 24 and 32 bits.              |  |  |
| 6     | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 9:7   | RXIFLSEL   | 0x0   | RW | Receive interrupt FIFO level select. This bit field selects the trigger points to receive FIFO interrupt:  000b: RX FIFO contains 1 element or more.  001b: RX FIFO contains 4 elements or more.  010b: RX FIFO contains 8 elements or more.  Others: Reserved.                                                                                                                                                                      |  |  |
| 12:10 | TXIFLSEL   | 0x0   | RW | Transmit interrupt FIFO level select. This bit field selects the trigger points to transmit FIFO interrupt:  000b: TX FIFO contains 1 element or more.  001b: TX FIFO contains 4 elements or more.  010b: TX FIFO contains 8 elements or more.  Others: Reserved.                                                                                                                                                                    |  |  |
| 13    | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 17:14 | MSPIWAIT   | 0x0   | RW | Motorola SPI Wait mode. This value is used to insert a wait state between frames.                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 19:18 | TENDN      | 0x0   | RW | Transmit endian format.  00b: The element is transmitted MSByte-first and MSbit-first.  01b: The element is transmitted LSByte-first and MSbit-first.  10b: The element is transmitted MSByte-first and LSbit-first.  11b: The element is transmitted LSByte-first and LSbit-first.  The cases 00b and 11b are set for data frame size from 4 to 32 bits. The cases 01b and 10b are set only for data frame size 16, 24 and 32 bits. |  |  |
| 20    | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 21    | DATAINDEL  | 0x0   | RW | Data input delay. 0: No delay is inserted in data input. 1: A delay of 2 clock cycles is inserted in the data input path.                                                                                                                                                                                                                                                                                                            |  |  |
| 31:22 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |

Table 51: SPI - DR register description: address offset SPI BASE ADDR+0x08

|   | Table 31. 371 - bit register description: address onset 371_base_abbit+0x00 |               |       |    |                                                                                                                                                                                                                                                                |  |  |
|---|-----------------------------------------------------------------------------|---------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| В | Bit                                                                         | Field<br>name | Reset | RW | Description                                                                                                                                                                                                                                                    |  |  |
| 3 | 1:0                                                                         | DATA          | 0x0   | RW | Transmit/Receive data: Read: RX FIFO is read. Write: TX FIFO is written. Data must be right-justified when a data size of less than 32-bit is programmed. Unused bits are ignored by the transmit logic. The receive logic automatically right-justifies data. |  |  |

Table 52: SPI - SR register description: address offset SPI\_BASE\_ADDR+0x0C

| Bit  | Field name | Reset | RW | Description                                                                                                           |
|------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------|
| 0    | TFE        | 0x1   | R  | Transmit FIFO empty: 0: TX FIFO is not empty. 1: TX FIFO is empty.                                                    |
| 1    | TNF        | 0x1   | R  | Transmit FIFO not full: 0: TX FIFO is full. 1: TX FIFO is not full.                                                   |
| 2    | RNE        | 0x0   | R  | Receive FIFO not empty: 0: RX FIFO is empty. 1: RX FIFO is not empty.                                                 |
| 3    | RFF        | 0x0   | R  | Receive FIFO full: 0: RX FIFO is not full. 1: RX FIFO is full.                                                        |
| 4    | BSY        | 0x0   | R  | SPI busy flag: 0: SPI is idle. 1: SPI is currently transmitting and/or receiving a frame or the TX FIFO is not empty. |
| 31:5 | RESERVED   | 0x0   | R  | RESERVED                                                                                                              |

Table 53: SPI - CPSR register description: address offset SPI\_BASE\_ADDR+0x10

| Bit  | Field name | Reset | RW Description |                                                                                                                                                                                                                                                                            |
|------|------------|-------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | CPSDVSR    | 0x0   | RW             | Clock prescaler divisor. It must be an even number from 2 to 254. The value is used to generate the transmit and receive bit rate of the SPI. The bit rate is:  FSSPCLK / [CPSDVR x (1+SCR)]  where SCR is a value from 0 to 255, programmed through the SSP_CR0 register. |
| 31:8 | RESERVED   | 0x0   | R              | RESERVED                                                                                                                                                                                                                                                                   |

Table 54: SPI - IMSC register description. Address offset SPI\_BASE\_ADDR+0x14.

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                          |
|------|------------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RORIM      | 0x0   | RW | Receive overrun interrupt mask:  0: RX FIFO written to while full condition interrupt is masked (irq disabled).  1: RX FIFO written to while full condition interrupt is not masked (irq enabled).                                   |
| 1    | RTIM       | 0x0   | RW | Receive timeout interrupt mask:  0: RX FIFO not empty or no read prior to the timeout period interrupt is masked (irq disabled).  1: RX FIFO not empty or no read prior to the timeout period interrupt is not masked (irq enabled). |
| 2    | RXIM       | 0x0   | RW | Receive FIFO interrupt mask: 0: Receive interrupt is masked (irq disabled). 1: Receive interrupt is not masked (irq enabled).                                                                                                        |
| 3    | TXIM       | 0x0   | RW | Transmit FIFO interrupt mask: 0: Transmit interrupt is masked (irq disabled). 1: Transmit interrupt is not masked (irq enabled).                                                                                                     |
| 4    | TURIM      | 0x0   | RW | Transmit underrun interrupt mask: 0: Transmit underrun interrupt is masked (irq disabled). 1: Transmit underrun interrupt is not masked (irq enabled).                                                                               |
| 5    | TEIM       | 0x0   | RW | Transmit FIFO empty interrupt mask: 0: TX FIFO empty interrupt is masked (irq disabled). 1: TX FIFO empty interrupt is not masked (irq enabled).                                                                                     |
| 31:6 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                             |

Table 55: SPI - RIS register description: address offset SPI\_BASE\_ADDR+0x18

| Bit  | Field name | Reset | RW | Description                              |
|------|------------|-------|----|------------------------------------------|
| 0    | RORRIS     | 0x0 R |    | Receive overrun raw interrupt status     |
| 1    | RTRIS      | 0x0   | R  | Receive time out raw interrupt status    |
| 2    | RXRIS      | 0x0   | R  | Receive raw interrupt status             |
| 3    | TXRIS      | 0x0   | R  | Transmit raw interrupt status            |
| 4    | TURRIS     | 0x0   | R  | Transmit underrun raw interrupt Status   |
| 5    | TERIS      | 0x0   | R  | Transmit FIFO Empty Raw Interrupt Status |
| 31:6 | RESERVED   | 0x0   | R  | RESERVED                                 |

Table 56: SPI - MIS register description: address offset SPI\_BASE\_ADDR+0x1C

| Bit | Field name | Reset | RW | Description                                                                                                         |
|-----|------------|-------|----|---------------------------------------------------------------------------------------------------------------------|
| 0   | RORMIS     | 0x0   | R  | Receive Overrun Masked Interrupt Status: gives the interrupt status after masking of the receive overrun interrupt. |
| 1   | RTMIS      | 0x0   | R  | Receive Time Out Masked Interrupt Status: gives the interrupt status after masking of receive timeout interrupt.    |
| 2   | RXMIS      | 0x0   | R  | Receive Masked Interrupt Status: gives the interrupt status after masking of the receive interrupt.                 |

| Bit  | Field name | Reset | RW | Description                                                                                                                 |
|------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------|
| 3    | TXMIS      | 0x0   | R  | Transmit Masked Interrupt Status: gives the interrupt status after masking of the transmit interrupt.                       |
| 4    | TURMIS     | 0x0   | R  | Transmit Underrun Masked Interrupt Status: gives the interrupt status after masking of the transmit underrun interrupt.     |
| 5    | TEMIS      | 0x0   | R  | Transmit FIFO Empty Masked Interrupt Status: gives the interrupt status after masking of the transmit FIFO empty interrupt. |
| 31:6 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                    |

### Table 57: SPI - ICR register description: address offset SPI\_BASE\_ADDR+0x20

| Bit  | Field name | Reset | RW | Description                                                                         |
|------|------------|-------|----|-------------------------------------------------------------------------------------|
| 0    | RORIC      | 0x0   | W  | Receive Overrun Clear Interrupt: writing 1 clears the receive overrun interrupt.    |
| 1    | RTIC       | 0x0   | W  | Receive Time Out Clear Interrupt: writing 1 clears the receive timeout interrupt.   |
| 2    | TURIC      | 0x0   | W  | Transmit Underrun Clear Interrupt: writing 1 clears the transmit overrun interrupt. |
| 31:3 | RESERVED   | 0x0   | R  | RESERVED                                                                            |

### Table 58: SPI - DMACR register description: address offset SPI\_BASE\_ADDR+0x24

| Bit  | Field name | Reset | RW | Description                                                                                                           |
|------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------|
| 0    | RXDMASE    | 0x0   | RW | Single receive DMA request.  0: Single transfer DMA in receive disable.  1: Single transfer DMA in receive enable.    |
| 1    | RESERVED   | 0x0   | R  | RESERVED                                                                                                              |
| 2    | TXDMASE    | 0x0   | RW | Single transmit DMA request.  0: Single transfer DMA in transmit disable.  1: Single transfer DMA in transmit enable. |
| 31:3 | RESERVED   | 0x0   | R  | RESERVED                                                                                                              |

### Table 59: SPI – RXFRM register description: address offset SPI\_BASE\_ADDR+0x28

| Bit  | Field<br>name | Reset      | RW | Description                                                                           |
|------|---------------|------------|----|---------------------------------------------------------------------------------------|
| 31:0 | RXFRM         | 0x00000000 | RW | SPI Receive Frame register. Indicates the number of frames to receive from the slave. |

### Table 60: SPI – CHN register description: address offset SPI\_BASE\_ADDR+0x2C

| Bit  | Field name | Reset      | RW | Description               |
|------|------------|------------|----|---------------------------|
| 31:0 | CHN        | 0x00000000 | RW | Dummy character register. |

Table 61: SPI - WDTXF register description: address offset SPI BASE ADDR + 0x30

| Bit  | Field | Reset      | RW | Description                                                                                         |
|------|-------|------------|----|-----------------------------------------------------------------------------------------------------|
| 31:0 | RXFRM | 0x00000000 | RW | SPI transmit FIFO receive frame number. Indicates the number of frames to receive from the TX FIFO. |

### Table 62: SPI - ITCR register description: address offset SPI\_BASE\_ADDR+0x80

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                               |
|------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                  |
| 1    | SWAPFIFO   | 0x0   | RW | FIFO control mode:  0: FIFO normal mode. Write in TDR register puts data in TX FIFO and read from TDR register read data from RX FIFO.  1: FIFO swapped mode. Write in TDR register puts data in RX FIFO and read from TDR register read data from TX FIFO.  The registers SWAPFIFO and TDR allow to clear the TX FIFO from unwanted data |
| 31:2 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                  |

### Table 63: SPI - TDR register description: address offset SPI\_BASE\_ADDR+0x8C

|      | · · · · · · · · · · · · · · · · · · · |            |             |                                                                              |  |  |  |  |
|------|---------------------------------------|------------|-------------|------------------------------------------------------------------------------|--|--|--|--|
| Bit  | Field name                            | Reset      | RW          | Description                                                                  |  |  |  |  |
| 31:0 | TDR 0x0000                            | 0,00000000 | 00000000 RW | Allows reading out data from TX FIFO if the SWAPFIFO bitfield is set.        |  |  |  |  |
|      |                                       | 0x00000000 |             | The registers SWAPFIFO and TDR allow to clear the TX FIFO from unwanted data |  |  |  |  |

### 3.9 **UART**

#### 3.9.1 Introduction

The BlueNRG-1 integrates a universal asynchronous receiver/transmitter that support much of the functionality of the industry-standard 16C650 UART.

Main features are:

- Programmable baud rates up to 2 Mbps.
- Programmable data frame of 5, 6, 7 or 8 bits of data.
- Even, odd, stick or no-parity bit generation and detection.
- Programmable 1 or 2 stop bit.
- Support of hardware flow control using CTS and RTS pins.
- Support of software flow control using programmable Xon/Xoff characters
- False start bit detection.
- Line break generation and detection.
- Programmable 8-bit wide, 64-deep transmit FIFO and 12-bit wide (8-bit data and 4-bit status), 64-deep receive FIFO.
- Support for Direct Memory Access (DMA).

## 3.9.2 Functional description

The UART performs serial-to-parallel conversion on data asynchronously received from a peripheral device on the UART\_RX pin, and parallel-to-serial conversion on data written by CPU for transmission on the UART\_TX pin. The transmit and receive paths are buffered with internal FIFO memories allowing up to 64 data byte for transmission, and 64 data byte with 4-bit status (break, frame, parity, and overrun) for receive. FIFOs may be burst-loaded or emptied by the system processor from 1 to 16 words per transfer.

### 3.9.2.1 Data transmission or reception

Data received or transmitted is stored in two 64-byte FIFOs. The receive FIFO has an extra four bits per character for the status information:

- Error bits 8 to 10 are associated with a particular character: break error, parity error and framing error.
- Overrun indicator bit 11 is set when the FIFO is full, and the next character is completely received in the shift register. The data in the shift register is overwritten, but it is not written into the FIFO. When an empty location is available in the receive FIFO, and another character is received, the state of the overrun bit is copied into the received FIFO along with the received character. The overrun state is then cleared.

| Tuble 64. TATH 6 6H616 |                   |  |  |  |  |
|------------------------|-------------------|--|--|--|--|
| FIFO bit               | Function          |  |  |  |  |
| 11                     | Overrun indicator |  |  |  |  |
| 10                     | Break error       |  |  |  |  |
| 9                      | Parity error      |  |  |  |  |
| 8                      | Framing error     |  |  |  |  |
| 7:0                    | Received data     |  |  |  |  |

Table 64: RX FIFO errors

For transmission, data is written into the transmit FIFO. If the UART is enabled, it causes a data frame to start transmitting with the parameters indicated in LCRH\_TX. Data continues to be transmitted until there is no data left in the transmit FIFO. The BUSY flag in the

UARTFR register is set as soon as data is written to the transmit FIFO (that is, the FIFO is non-empty) and remains asserted while data is being transmitted. BUSY is cleared only when the transmit FIFO is empty, and the last character has been transmitted from the shift register, including the stop bits. BUSY can be set even though the UART might no longer be enabled. For each sample of data, three readings are taken and the majority value is kept. In the following paragraphs, the middle sampling point is defined, and one sample is taken either side of it. When the receiver detect a start bit, the receive counter runs and data is sampled on the 8th cycle of that counter in normal UART mode. The start bit is valid if UART\_RX signal is still low on the eighth cycle of Baud16, otherwise a false start bit is detected and it is ignored. If the start bit is valid, successive data bits are sampled on every 16th cycle of Baud16 (that is 1-bit period later) according to the programmed length of the data characters. The parity bit is then checked if parity mode was enabled. Lastly, a valid stop bit is confirmed if UART RX signal is high, otherwise a framing error has occurred. When a full word is received, the data is stored in the receive FIFO, with any error bits associated with that. The UART character frame is shown in Figure 9: "UART character frame" below.



Figure 9: UART character frame

The FIFOs can be disabled. In this case, the transmit and receive sides of the UART have 1-byte holding registers (the bottom entry of the FIFOs). The overrun bit is set when a word has been received, and the previous one was not yet read. In this implementation, the FIFOs are not physically disabled, but the flags are manipulated to give the illusion of a 1-byte register.

#### 3.9.2.2 Baud rate divisor

The baud rate divisor is a 22-bit number consisting of a 16-bit integer (BRDI) and a 6-bit fractional part (BRDF). The fractional baud rate divider enables the use of any clock to act as UART\_CLK, while it is still possible to generate all the standard baud rates.

The 16-bit integer is loaded through the UART\_IBRD register and the 6-bit fractional part is loaded into the UART\_FBRD register. The baud rate divisor has the following relationship:

When bit OVSFACT = 0b: divisor = UARTCLK/(16 x baud rate) = BRDI + BRDF.

When bit OVSFACT = 1b: divisor =  $UARTCLK/(8 \times baud rate) = BRDI + BRDF$ .

Calculation of the fractional 6-bit number (DIVFRAC) is done by taking the fractional part of the required baud rate divisor and multiplying it by 64 (that is, 2n, where n is the width of the UART\_FBRD register) and adding 0.5 to account for rounding errors:

DIVFRAC = integer(BRDF \* 64 + 0.5)

The maximum deviation error using a 6-bit UART\_FBRD register is 1/64 \* 100 = 1.56%.

This occurs when DIVFRAC = 1, and the error is cumulative over 64 clock ticks.

**Example 1**: Calculating the divisor value (with OVSFACT = 0b).

If the required baud rate is 460 800 and the UART clock frequency is 16 MHz then:

Baud rate divisor =  $(16 \times 106) / (16 \times 460 \times 800) = 2.170$ 

BRDI = 2 and BRDF = 0.170

Therefore fractional part DIVFRAC = integer(BRDF \* 64 + 0.5) = 11

Generated baud rate divider = 2 + (11/64) = 2.1718

Generated baud rate =  $(16 \times 106) / (16 \times 2.172) = 460 447$ 

Error = (460 800 - 460 405) / 460 800 x 100 = 0.077 %

An internal clock enable signal, Baudl6, is generated, and is a stream of one UARTCLK wide pulses with an average frequency of 16 (OVSFACT = 0b) or 8 (OVSFACT = 1b) times the desired baud rate. This signal is then divided by 16 or 8 to give the transmit clock. A low number in the baud rate divisor gives a short bit period, and a high number in the baud rate divisor gives a long bit period.

*Table 65: "Typical baud rates with OVSFACT = 0"* shows some typical bit rates and their corresponding divisors when OVSFACT = 0b, given the UART clock frequency of 16 MHz.

Table 65: Typical baud rates with OVSFACT = 0

| Dominad hit nata        | Program             | med divisor           | Generated bit rate | Error   |  |
|-------------------------|---------------------|-----------------------|--------------------|---------|--|
| Required bit rate (bps) | Integer<br>(DIVINT) | Fraction<br>(DIVFRAC) | (bps)              | (%)     |  |
| 921 600                 | 1 (16'h0001)        | 5 (6'h05)             | 927 557            | 0.646   |  |
| 460 800                 | 2 (16'h0002)        | 11 (6'h0B)            | 460 447            | - 0.077 |  |
| 230 400                 | 4 (16'h0004)        | 22 (6'h16)            | 230 218            | - 0.079 |  |
| 115 200                 | 8 (16'h0008)        | 44 (6'h2C)            | 115 107            | - 0.081 |  |
| 57 600                  | 17 (16'h0011)       | 23 (6'h17)            | 57 606             | 0.010   |  |
| 38 400                  | 26 (16'h001A)       | 3 (6'h03)             | 38 392             | - 0.021 |  |
| 28 800                  | 34 (16'h0022)       | 46 (6'h2E)            | 28 802             | 0.007   |  |
| 19 200                  | 52 (16'h0034)       | 5 (6'h05)             | 19 201             | 0.005   |  |
| 9 600                   | 104 (16'h0068)      | 11 (6'h0B)            | 9 599              | - 0.010 |  |
| 2 400                   | 416 (16'h01A0)      | 43 (6'h2B)            | 2 399              | - 0.042 |  |
| 1 200                   | 833 (16'h04B0)      | 21 (6'h15)            | 1 200              | 0       |  |
| 300                     | 3333<br>(16'h0D05)  | 21 (6'h15)            | 300                | 0       |  |
| 110                     | 9090<br>(16'h2382)  | 58 (6'h3A)            | 110                | 0       |  |

Table 66: Typical baud rates with OVSFACT = 1

| Dameira dhitarta        | Program             | med divisor           | 0                        | Error   |  |
|-------------------------|---------------------|-----------------------|--------------------------|---------|--|
| Required bit rate (bps) | Integer<br>(DIVINT) | Fraction<br>(DIVFRAC) | Generated bit rate (bps) | (%)     |  |
| 1 843 200               | 1 (16'h0001)        | 5 (6'h05)             | 1 855 115                | 0.646   |  |
| 921 600                 | 2 (16'h0002)        | 11 (6'h0B)            | 920 895                  | - 0.076 |  |
| 460 800                 | 4 (16'h0004)        | 22 (6'h16)            | 461 436                  | - 0.079 |  |
| 230 400                 | 8 (16'h0008)        | 44 (6'h2C)            | 230 215                  | - 0.080 |  |
| 115 200                 | 17 (16'h0011)       | 23 (6'h17)            | 115 212                  | 0.010   |  |
| 57 600                  | 34 (16'h0022)       | 46 (6'h2E)            | 57 605                   | 0.009   |  |
| 38 400                  | 52 (16'h0034)       | 5 (6'h05)             | 38 403                   | 0.008   |  |
| 28800                   | 69 (16'h0045)       | 28 (6'h1C)            | 28 802                   | 0.007   |  |
| 19 200                  | 104 (16'h0068)      | 11 (6'h0B)            | 19 199                   | - 0.005 |  |
| 9 600                   | 208 (16'h00D0)      | 21 (6'h15)            | 9 600                    | 0       |  |
| 2 400                   | 833 (16'h0341)      | 21 (6'h15)            | 2 400                    | 0       |  |
| 1 200                   | 1666 (16'h0682)     | 43 (6'h2B)            | 1 199                    | -0.083  |  |
| 300                     | 6666<br>(16'h1A0A)  | 43 (6'h2B)            | 299                      | -0.333  |  |
| 110                     | 18181<br>(16'h4705) | 52 (6'h34)            | 110                      | 0       |  |

#### 3.9.2.3 Hardware flow control

The hardware flow controls feature is fully selectable through RTSEN and CTSEN in UARTCR register, and allows to control the serial data flow by using the UART\_RTS output and UART\_CTS input signals.

**UART A UART B** Rx FIFO **Rx FIFO nUARTRTS nUARTRTS** and and flow control flow control Tx FIFO Tx FIFO **nUARTCTS** nUARTCT'S and and flow control flow control

Figure 10: Hardware flow control between two similar devices

When the RTS flow control is enabled, the UART\_RTS signal is asserted until the receive FIFO is filled up to the programmed watermark level. When the CTS flow control is enabled, the transmitter can only transmit data when the UART CTS signal is asserted.

| CTSEN | RTSEN | Function                                |  |
|-------|-------|-----------------------------------------|--|
| 0b    | 0b    | Both RTS and CTS flow control disabled. |  |
| 0b    | 1b    | Only RTS flow control enabled.          |  |
| 1b    | 0b    | Only CTS flow control enabled.          |  |
| 1b    | 1b    | Both RTS and CTS flow control enabled.  |  |

The RTS flow control logic is linked to the programmable receive FIFO watermark levels. When RTS flow control is enabled, the UART\_RTS is asserted until the receive FIFO is filled up to the watermark level. When the receive FIFO watermark level is reached, the UART\_RTS signal is de-asserted, indicating that there is no more room to receive any more data. The transmission of data is expected to cease after the current character has been transmitted. The UART\_RTS signal is reasserted when data has been read out of the receive FIFO so that it is filled to less than the watermark level. If RTS flow control is disabled and the UART is still enabled, then data is received until the receive FIFO is full, or no more data is transmitted to it.

If CTS flow control is enabled, then the transmitter checks the UART\_CTS signal before transmitting the next byte. If the UART\_CTS signal is asserted, it transmits the byte otherwise, transmission does not occur. The data continues to be transmitted while UART\_CTS is asserted, and the transmit FIFO is not empty. If the transmit FIFO is empty and the UART\_CTS signal is asserted no data is transmitted. If the UART\_CTS signal is de-asserted and CTS flow control is enabled, then the current character transmission is completed before stopping. If CTS flow control is disabled and the UART is enabled, then the data continues to be transmitted until the transmit FIFO is empty.

#### 3.9.2.4 Software flow control

Software flow control is enabled through register UART XFCR bit SFEN.

#### Software receive flow control

Once the software receive flow control is enabled, the receiver compares the incoming data with the programmed Xoff values. Different combinations of software receive flow control, which can be selected through SFRMOD, where only 1 character match is needed or in which 2 Xoff characters must be received sequentially.

Table 68: Control bits to enable and program receive software flow control

| SFSEN | SFRMOD | DD Function                                  |  |
|-------|--------|----------------------------------------------|--|
| 0b    | xxb    | xxb Software flow control disabled.          |  |
| 1b    | 00b    | Software receive flow control disabled.      |  |
| 1b    | 01b    | Use Xon1, Xoff1 for matching.                |  |
| 1b    | 10b    | Use Xon2, Xoff2 for matching.                |  |
| 1b    | 11b    | Use Xon1 & Xon2, Xoff1 & Xoff2 for matching. |  |

If received characters match the programmed Xoff values, the transmission will stop as soon as the current character is completely transferred. The interrupt bit XOFFRIS in the raw interrupt register UART\_RIS is set. If the corresponding interrupt mask bit is set, the

corresponding bit in the UART\_MIS register is set and the UART interrupt pin is asserted. Following such a transmission suspension, the receiver will monitor incoming characters for a match with the programmed Xon values. The matching strategy is programmable through SWRFCPROG in register UART\_XFCR. Once a match is found, the receiver clears the interrupt bit XOFFRIS in the raw interrupt register UART\_RIS and the Xoff interrupt is disabled. The transmission can then resume normally. When the XONANY bit in register UART\_XFCR is set, any incoming character is accepted as a valid Xon condition and the transmission can then resume. The received character is written into the received FIFO.



If the software flow control is enabled, the received Xon/Xoff characters are never written into the received FIFO. Exceptions to this occur when the special character detection feature is enabled (Xoff2 is then written into FIFO upon a special character match) and when the Xon-any bit is set.



The received status (parity, framing and break error) of Xon/Xoff characters does not have to be valid for these characters to be accepted as valid matches.

When the software transmit flow control is enabled through the SFTMOD bit field in the UART\_XFCR register, the transmitter will automatically insert an Xoff character if the received FIFO has passed the received trigger level (bit field RXIFLSEL in the UART\_IFLS register). The RTXDIS (remote transmitter disabled) bit in the UART\_FR register is set to signal the remote transfer was stopped. When the receive FIFO falls below the trigger level, an Xon character is automatically inserted in the transmission stream and the RTXDIS bit in the UART\_FR register is cleared.

Table 69: Control bits to enable and program transmit software flow control

| SFSEN | SFTMOD | Function                                     |  |
|-------|--------|----------------------------------------------|--|
| 0b    | xxb    | xxb Software flow control disabled.          |  |
| 1b    | 00b    | Software transmit flow control disabled.     |  |
| 1b    | 01b    | Use Xon1, Xoff1 for matching.                |  |
| 1b    | 10b    | Use Xon2, Xoff2 for matching.                |  |
| 1b    | 11b    | Use Xon1 & Xon2, Xoff1 & Xoff2 for matching. |  |



After an Xoff character has been transmitted, if the software flow controlled is turned off, a Xon character will automatically be inserted in the transmission stream and the bit RTXDIS bit in the UART\_FR register is cleared.



Transmission of an Xon/Xoff character follows the standard transmission protocol as programmed in the transmitter registers (word length, parity and so on).



When using the software transmit flow control, there are some cautions to take to manage the interrupt handler. The software must react on RX interrupt (the flag will be raised once the RX FIFO contains the RXIFSEL trigger level. Then the interrupt handler must first poll the UART\_FR.RTXDIS bit until it is set to indicate the Xoff byte transmission is over and only then read the RX FIFO content. Note that hardware and software flow control cannot be enabled simultaneously.

#### Software transmit flow control

When the special character detection feature is enabled through the SPECHAR bit in the UART\_XFCR register, the software flow control is turned off and the receiver compares received characters with the Xoff2 value. When a match is found, the interrupt bit XOFFRIS in the raw interrupt register UART\_RIS is set. If the corresponding interrupt mask bit is set, the UART interrupt pin is asserted. The transmission is not halted. The special character is written into the received FIFO. The interrupt bit XOFFIS will be cleared when the corresponding bit in interrupt clear register is written as 1b.



It is assumed that software flow control is turned off when this feature is used. The received status (i.e. parity, framing and break error) of special characters does not have to be valid for these characters to be accepted as valid matches.

### 3.9.2.5 UART interrupts

There are six individual maskable interrupt sources generated by the UART (single interrupt signal that drives the NVIC):

- TX FIFO empty interrupt
- Xoff/ special character interrupt
- Receive interrupt
- Transmit interrupt
- Timeout interrupt
- Error interrupt

The user can enable or disable the individual interrupt sources by changing the mask bits in the UART\_IMSC register. Setting the appropriate mask bit to 1b enables the interrupt. The status of the individual interrupt sources can be read from the UART\_RIS register (raw interrupt status) or from the UART\_MIS register (masked interrupt status).

#### 3.9.2.6 TX FIFO empty interrupt

The TX FIFO empty interrupt is asserted whenever the BUSY status bit goes low to indicate that all DATA has been transmitted. This BUSY bit remains set until the complete byte, including all the stop bits, has been sent from the shift register. So, the new TX FIFO empty interrupt will be asserted when the transmit FIFO and the transmit shift register are empty.

#### 3.9.2.7 Xoff/ special character interrupt

The Xoff/special character interrupt is asserted whenever an Xoff condition is detected by the receiver (incoming data matches with the programmable Xoff values), or when a special character detection was performed (incoming data matches with the Xoff2 and SPECHAR bit set).

#### 3.9.2.8 Receive interrupt

The receive interrupt is asserted HIGH when one of the following conditions occurs:

- If the FIFOs are enabled and the number of characters received reaches the
  programmed trigger watermark level. The receive interrupt is cleared by reading data
  from the receive FIFO until it becomes less than the programmed watermark level, or
  by clearing the interrupt by writing a 1b to the corresponding bit in the UART\_ICR
  register.
- If the FIFOs are disabled (have a depth of one location) and there is a data present in the receiver single location. It is cleared by performing a single read.

### 3.9.2.9 Transmit interrupt

The transmit interrupt is asserted HIGH when one of the following conditions occurs:

• If the FIFOs are enabled and the number of characters in the transmit FIFO is less than the programmed watermark level. It is cleared by performing writes to the transmit FIFO until it holds more characters than the programmed watermark level, or by clearing the interrupt by software.

• If the FIFOs are disabled (have a depth of one location) and there is no data present in the transmitter single location. It is cleared by performing a single write to the transmit FIFO, or by clearing the interrupt by software.



The transmit FIFO service interrupt is based on a transition through a level, rather than on the level itself. When the interrupt and the UART are enabled before any data is written to the transmit FIFO, the interrupt is not set. The interrupt is only set once written data leaves the single location of the transmit FIFO and it becomes empty.



When the TX FIFO is disabled, the DATA can be written on the bottom of the FIFO during the transmission of a previous DATA, or in another words, when the holding register is busy.



The interrupt is de-asserted when we write the next DATA on the bottom of the TX FIFO. If we write DATA only on the holding register and the bottom of the TX FIFO is empty, the only way to clear the interrupt is by the software.

### 3.9.2.10 Timeout interrupt

The receive timeout interrupt is asserted when the receive FIFO is not empty, and no further data is received (or no correct start bit of a frame is detected in the RX line) over a programmable timeout period. This mechanism ensures that the user is aware that data is still present in the receive FIFO and requires servicing. The receive timeout interrupt is cleared either when the FIFO becomes empty through reading all the data (or by reading the holding register), or when a 1b is written to the corresponding bit of the UART\_ICR register.

#### 3.9.2.11 Error interrupt

The error interrupt is asserted when an error occurs in the reception of data by the UART. The interrupt can be caused by the following error conditions:

- Framing
- Parity
- Break
- Overrun.

The cause of the interrupt is available by reading the UART\_RIS or UART\_MIS registers. The interrupt can be cleared by writing to the relevant bits of the UART\_ICR register.

# 3.9.3 UART registers

UART peripheral base address (UART\_BASE\_ADDR) 0x40300000.

Table 70: UART registers

| Address           | Table 70: OART registers |    |            |                                                                                                                           |  |  |  |  |
|-------------------|--------------------------|----|------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Address<br>offset | Name                     | RW | Reset      | Description                                                                                                               |  |  |  |  |
| 0x00              | DR                       | RW | 0x00000000 | Data Register. Refer to the detailed description below.                                                                   |  |  |  |  |
| 0x04              | RSR                      | R  | 0x00000000 | Receive Status Register. Refer to the detailed description below.                                                         |  |  |  |  |
| 0x04              | ECR                      | RW | 0x00000000 | Error Clear Register. A write to this register clears the framing (FE), parity (PE), break (BE), and overrun (OE) errors. |  |  |  |  |
| 0x0C              | TIMEOUT                  | RW | 0x000001FF | Timeout Register. Refer to the detailed description below.                                                                |  |  |  |  |
| 0x18              | FR                       | R  | 0x00001E90 | Flag Register. Refer to the detailed description below.                                                                   |  |  |  |  |
| 0x1C              | LCRH_RX                  | RW | 0x00000000 | Receive Line Control Register. Refer to the detailed description below.                                                   |  |  |  |  |
| 0x24              | IBRD                     | RW | 0x00000000 | Integer Baud Rate Register. Refer to the detailed description below.                                                      |  |  |  |  |
| 0x28              | FBRD                     | RW | 0x00000000 | Fractional Baud Rate Register. Refer to the detailed description below.                                                   |  |  |  |  |
| 0x2C              | LCRH_TX                  | RW | 0x00000000 | Transmit Line Control Register. Refer to the detailed description below.                                                  |  |  |  |  |
| 0x30              | CR                       | RW | 0x00040300 | Control Register. Refer to the detailed description below.                                                                |  |  |  |  |
| 0x34              | IFLS                     | RW | 0x00000012 | Interrupt FIFO level select register. Refer to the detailed description below.                                            |  |  |  |  |
| 0x38              | IMSC                     | RW | 0x00000000 | Interrupt Mask Set/Clear Register. Refer to the detailed description below.                                               |  |  |  |  |
| 0x3C              | RIS                      | R  | 0x00000000 | Raw Interrupt Status Register. Refer to the detailed description below.                                                   |  |  |  |  |
| 0x40              | MIS                      | R  | 0x00000000 | Masked Interrupt Status Register. Refer to the detailed description below.                                                |  |  |  |  |
| 0x44              | ICR                      | W  | 0x00000000 | Interrupt Clear Register. Refer to the detailed description below.                                                        |  |  |  |  |
| 0x48              | DMACR                    | RW | 0x00000000 | DMA control register. Refer to the detailed description below.                                                            |  |  |  |  |
| 0x50              | XFCR                     | RW | 0x00000000 | XON/XOFF Control Register. Refer to the detailed description below.                                                       |  |  |  |  |
| 0x54              | XON1                     | RW | 0x00000000 | Register used to store the Xon1 character used for software flow control. Refer to the detailed description below.        |  |  |  |  |
| 0x58              | XON2                     | RW | 0x00000000 | Register used to store the Xon2 character used for software flow control. Refer to the detailed description below.        |  |  |  |  |

| Address offset | Name  | RW | Reset      | Description                                                                                                         |
|----------------|-------|----|------------|---------------------------------------------------------------------------------------------------------------------|
| 0x5C           | XOFF1 | RW | 0x00000000 | Register used to store the Xoff1 character used for software flow control. Refer to the detailed description below. |
| 0x60           | XOFF2 | RW | 0x00000000 | Register used to store the Xoff2 character used for software flow control. Refer to the detailed description below. |

# Table 71: UART - DR register description: address offset UART\_BASE\_ADDR+0x00

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | DATA       | 0x0   | RW | UART data register: Receive: read data character. Transmit: write data character.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 8     | FE         | 0x0   | R  | Frame error. This bit is set to 1 if the received character did not have a valid stop bit. In FIFO mode, this error is associated with the character at the top of the FIFO.                                                                                                                                                                                                                                                                                                                                        |
| 9     | PE         | 0x0   | R  | Parity error. This bit is set to 1 if the parity of the received data character does not match the parity selected as defined by bits 2 and 7 of the LCRH_RX register. In FIFO mode, this error is associated with the character at the top of the FIFO.                                                                                                                                                                                                                                                            |
| 10    | BE         | 0x0   | R  | Break error. This bit is set to 1 if a break condition was detected, indicating that the received data input was held low for longer than a full-word transmission time (defined as start, data, parity and stop bits). In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the receive data input goes to HIGH (marking state), and the next valid start bit is received |
| 11    | OE         | 0x0   | R  | Overrun error. This bit is set to 1 if data is received and the receive FIFO is already full. This is cleared to 0b once there is an empty space in the FIFO and a new character can be written to it. The FIFO content remains valid since no further data is written when the FIFO is full, only the content of the shift register is overwritten.                                                                                                                                                                |
| 31:12 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### Table 72: UART - RSR register description: address offset UART\_BASE\_ADDR+0x04

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                              |
|-----|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | FE         | 0x0   | R  | Frame error. This bit is set to 1 if the received character did not have a valid stop bit (a valid stop bit is 1). This bit is cleared to 0b after a write to ECR. In FIFO mode, this error is associated with the character at the top of the FIFO.                                                     |
| 1   | PE         | 0x0   | R  | Parity error. This bit is set to 1 if the parity of the received data character does not match the parity selected as defined by bits 2 and 7 of the LCRH_RX register. This bit is cleared to 0b after a write to ECR. In FIFO mode, this error is associated with the character at the top of the FIFO. |

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2    | BE         | 0x0   | R  | Break error. This bit is set to 1 if a break condition was detected, indicating that the received data input was held low for longer than a full-word transmission time (defined as start, data, parity and stop bits). This bit is cleared to 0b after a write to ECR. In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the receive data input goes to HIGH (marking state), and the next valid start bit is received. |
| 3    | OE         | 0x0   | R  | Overrun error. This bit is set to 1 if data is received and the receive FIFO is already full. This is cleared to 0 by a write to ECR (data value is not important). The FIFO contents remain valid since no further data is written when the FIFO is full, only the content of the shift register are overwritten. The CPU or DMA must now read the data in order to empty the FIFO.                                                                                                                                                                                 |
| 31:4 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Table 73: UART - TIMEOUT register description: address offset UART\_BASE\_ADDR+0x0C

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 21:0  | PERIOD     | 0x1FF | RW | Timeout period configuration. This bit field contains the timeout period for the UART timeout interrupt assertion. The receive timeout interrupt is asserted when the receive FIFO is not empty and no further data is received over a programmed timeout period. The duration before the timeout interrupt will assert is calculated by the following formula:  Timeout_Duration = (TIMEOUT_PERIOD) / (OVSP * Baud_Rate)  or  Timeout_Duration = (TIMEOUT_PERIOD) * Baud_Divisor * Tuartclk |  |
| 31:22 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

Table 74: UART - FR register description: address offset UART\_BASE\_ADDR+0x18

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | CTS        | 0x0   | R  | Clear to send.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2:1 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3   | BUSY       | 0x0   | R  | UART Busy. If this bit is set to 1, the UART is busy transmitting data. This bit remains set until the complete byte, including all the stop bits, has been sent from the shift register. However, if the transmit section of the UART is disabled in the middle of a transmission, the BUSY bit gets cleared. This bit is set again once the transmit section is re-enabled to complete the remaining transmission. This bit is set as soon as the transmit FIFO becomes nonempty (regardless of whether the UART is enabled or not). |
| 4   | RXFE       | 0x1   | R  | Receive FIFO empty. If the FIFO is disabled (bit FEN = 0b), this bit is set when the receive holding register is empty. If the FIFO is enabled (FEN = 1b), the RXFE bit is set when the receive FIFO is empty.                                                                                                                                                                                                                                                                                                                         |

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                    |
|-------|------------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5     | TXFF       | 0x0   | R  | Transmit FIFO full. If the FIFO is disabled (bit FEN = 0b), this bit is set when the transmit holding register is full. If the FIFO is enabled (FEN = 1b), the TXFF bit is set when the transmit FIFO is full.                                                                 |
| 6     | RXFF       | 0x0   | R  | Receive FIFO full. If the FIFO is disabled (bit FEN = 0b), this bit is set when the receive holding register is full. If the FIFO is enabled (FEN = 1b), the RXFF bit is set when the receive FIFO is full.                                                                    |
| 7     | TXFE       | 0x1   | R  | Transmit FIFO empty. If the FIFO is disabled (bit FEN = 0b), this bit is set when the transmit holding register is empty. If the FIFO is enabled (FEN = 1b), the TXFE bit is set when the transmit FIFO is empty.                                                              |
| 8     | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                       |
| 9     | DCTS       | 0x1   | R  | Delta Clear To Send. This bit is set CTS changes since the last read of the FR register.                                                                                                                                                                                       |
| 12:10 | RESERVED   | 0x7   | R  | RESERVED                                                                                                                                                                                                                                                                       |
| 13    | RTXDIS     | 0x0   | R  | Remote Transmitter Disabled (software flow control). This bit indicates an Xoff character was sent to the remote transmitter to stop it after the received FIFO has passed over its trigger limit. This bit is cleared when a Xon character is sent to the remote transmitter. |
| 31:14 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                       |

Table 75: UART - LCRH\_RX register description: address offset UART\_BASE\_ADDR+0x1C

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                   |
|-----|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                      |
| 1   | PEN_RX     | 0x0   | RW | RX parity enable: 0: Parity disabled. 1: Parity enabled.                                                                                                                                                                                                                                                                      |
| 2   | EPS_RX     | 0x0   | RW | RX even parity selection, when the parity is enabled.  0: Odd parity generation and checking is performed during reception, which check for an odd number of 1s in data and parity bits.  1: Even parity generation and checking is performed during reception, which check for an even number of 1s in data and parity bits. |
| 3   | STP2_RX    | 0x0   | RW | RX two stop bits select. This bit enables the check for two stop bits being received:  0: 1 stop bit received.  1: 2 stop bits received.                                                                                                                                                                                      |
| 4   | FEN_RX     | 0x0   | RW | RX enable FIFOs. This bit enables/disables the receive RX FIFO buffer:  0: RX FIFO is disabled (character mode).  1: RX FIFO is enabled.                                                                                                                                                                                      |

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                               |  |
|------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6:5  | WLEN_RX    | 0x0   | RW | RX Word length. This bit field indicates the number of data bits received in a frame as follows:  00b: 5 bits.  01b: 6 bits.  10b: 7 bits.  11b: 8 bits.                                                                                  |  |
| 7    | SPS_RX     | 0x0   | RW | RX stick parity select:  0: stick parity is disabled.  1: when PEN_RX = 1b (parity enabled) and EPS_RX = 1b (even parity), the parity is checked as a 0. When PEN_RX = 1b and EPS_RX = 0b (odd parity), the parity bit is checked as a 1. |  |
| 31:8 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                  |  |

## Table 76: UART - IBRD register description: address offset UART\_BASE\_ADDR+0x24

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|-------|------------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15:0  | DIVINT     | 0x0   | RW | Baud rate integer. The baud rate divisor is calculated as follows:  When OVSFACT = 0b in the CR register: Baud rate divisor = (Frequency (UARTCLK)/(16*Baud rate))  When OVSFACT = 1b in CR register: Baud rate divisor = (Frequency (UARTCLK)/(8*Baud rate))  where Frequency (UARTCLK) is the UART reference clock frequency. The baud rate divisor comprises the integer value (DIVINT) and the fractional value (DIVFRAC). The contents of the IBRD and FBRD registers are not updated until transmission or reception of the current character has completed. |  |  |
| 31:16 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |

## Table 77: UART - FBRD register description: address offset UART\_BASE\_ADDR+0x28

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5:0  | DIVFRAC    | 0x0   | RW | Baud rate fraction. Baud rate integer. The baud rate divisor is calculated as follows:  When OVSFACT = 0b in the CR register: Baud rate divisor = (Frequency (UARTCLK)/(16*Baud rate))  When OVSFACT = 1b in CR register: Baud rate divisor = (Frequency (UARTCLK)/(8*Baud rate))  where Frequency (UARTCLK) is the UART reference clock frequency. The baud rate divisor comprises the integer value (DIVINT) and the fractional value (DIVFRAC). The contents of the IBRD and FBRD registers are not updated until transmission or reception of the current character has completed. |  |
| 31:6 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |

Table 78: UART - LCRH\_TX register description: address offset UART\_BASE\_ADDR+0x2C

| Bit  | Field name | Reset | RW | Description  Description                                                                                                                                                                                                                                                                                                                     |
|------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | BRK        | 0x0   | RW | Send break. This bit allows a continuous low-level to be forced on TX output, after completion of the current character. This bit must be asserted for at least one complete frame transmission time in order to generate a break condition. The transmit FIFO contents remain unaffected during a break condition.  0: Normal transmission. |
|      |            |       |    | 1: Break condition transmission.                                                                                                                                                                                                                                                                                                             |
| 1    | PEN_TX     | 0x0   | RW | TX parity enable:  0: Parity disabled.                                                                                                                                                                                                                                                                                                       |
|      |            |       |    | 1: Parity Enable.                                                                                                                                                                                                                                                                                                                            |
| 2    | EPS_TX     | 0x0   | RW | TX even parity select. This bit selects the parity generation, when the parity is enabled (PEN_TX =1b). This bit has no effect when parity is disabled (PEN_TX = 0b).  0: Odd parity generation and checking is performed during transmission, which check for an odd number of 1s in data and parity bits.                                  |
|      |            |       |    | 1: Even parity generation and checking is performed during transmission, which check for an even number of 1s in data and parity bits.                                                                                                                                                                                                       |
| 3    | STP2_TX    | 0x0   | RW | TX two stop bits select. This bit enables the check for two stop bits being received:  0: 1 stop bit received.  1: 2 stop bits received.                                                                                                                                                                                                     |
| 4    | FEN_TX     | 0x0   | RW | TX Enable FIFO. This bit enables/disables the transmit TX FIFO buffer:  0: TX FIFO is disabled (character mode), i.e. the TX FIFO becomes a 1-byte deep holding register.  1: TX FIFO is enabled.                                                                                                                                            |
| 6:5  | WLEN_TX    | 0x0   | RW | TX word length. This bit field indicates the number of data bits transmitted in a frame as follows:  00b: 5 bits.  01b: 6 bits.  10b: 7 bits.  11b: 8 bits.                                                                                                                                                                                  |
| 7    | SPS_TX     | 0x0   | RW | TX Stick parity check:  0: stick parity disable.  1: when PEN_TX = 1b (parity enabled) and EPS_TX = 1b (even parity), the parity is transmitted as a 0. When PEN_TX = 1b and EPS_TX = 0b (odd parity), the parity bit is transmitted as a 1.                                                                                                 |
| 31:8 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                     |

Table 79: UART - CR register description: address offset UART\_BASE\_ADDR+0x30

| Bit   | Field name Reset RW Description: add |       |      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-------|--------------------------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ы     | i leiù fiairie                       | Keset | 1744 | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 0     | EN                                   | 0x0   | RW   | UART enable. This bit enables the UART.  0: UART is disabled.  1: UART is enabled. Data transmission and reception can occur. When the UART is disabled in the middle of transmission or reception, it completes the current character before stopping.                                                                                                                                                                                                                                                                                                 |  |
| 2:1   | RESERVED                             | 0x0   | R    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 3     | OVSFACT                              | 0x0   | RW   | UART oversampling factor. This bit enables the UART oversampling factor. If UARTCLK is 16 MHz thus max. baud-rate is 1 Mbaud when OVSFACT = 0b, and 2 Mbaud when OVSFACT = 1b.  0: UART it is 16 UARTCLK clock cycles.  1: UART it is 8 UARTCLK clock cycles.                                                                                                                                                                                                                                                                                           |  |
| 7:4   | RESERVED                             | 0x0   | R    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 8     | TXE                                  | 0x1   | RW   | Transmit enable.  0b: UART TX disabled.  1b: UART TX enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 9     | RXE                                  | 0x1   | RW   | Receive enable.  0b: UART RX disabled.  1b: UART RX enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 10    | RESERVED                             | 0x0   | R    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 11    | RTS                                  | 0x0   | RW   | Request to send. 0: RTS is high. 1: RTS is low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 13:12 | RESERVED                             | 0x0   | R    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 14    | RTSEN                                | 0x0   | RW   | RTS hardware flow control enable.  0b: RTS disabled.  1b: RTS enabled. Data is only requested when there is space in the receive FIFO for it to be received.                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 15    | CTSEN                                | 0x0   | RW   | CTS hardware flow control enable.  0b: CTS disabled.  1b: CTS enabled. Data is only transmitted when the CTS is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 19:16 | STA_B_DURATION                       | 0x4   | RW   | START bit duration Receiver state. These bits can be used to configure the START bit duration (in clock cycles) to get the bit sampled in the middle of the UART receiver. These bits can be used only when using high baud rates (IBRD = 1, FBRD >= 0 and OVSFACT = 1). Below the formula to calculate the START bit duration receiver state:  STA_B_DURATION = Integer(Fuartclk/(2* BAUD RATE)) - 1  Example: when UARTCLK = 16 MHz and BAUD RATE = 2.0 Mbps then STA_B_DURATION = 4 - 1 = 3. STA_B_DURATION field should be configured with 4'b0011. |  |

| Bit   | Field name | Reset | RW | Description |
|-------|------------|-------|----|-------------|
| 31:20 | RESERVED   | 0x0   | R  | RESERVED    |

## Table 80: UART - IFLS register description: address offset UART\_BASE\_ADDR+0x34

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                              |
|------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0  | TXIFLSEL   | 0x2   | RW | Transmit interrupt FIFO level select. This bit field selects the trigger points for TX FIFO interrupt:  000b: Interrupt when FIFO >= 1/64 empty.  001b: Interrupt when FIFO >= 1/32 empty.  010b: Interrupt when FIFO >= 1/16 empty.  011b: Interrupt when FIFO >= 1/8 empty.  100b: Interrupt when FIFO >= 1/4 empty.  101b: Interrupt when FIFO >= 1/2 empty.  110b: Interrupt when FIFO >= 3/4 empty. |
| 5:3  | RXIFLSEL   | 0x2   | RW | Receive interrupt FIFO level select. This bit field selects the trigger points for RX FIFO interrupt:  000b: Interrupt when FIFO >= 1/64 full.  001b: Interrupt when FIFO >= 1/32 full.  010b: Interrupt when FIFO >= 1/16 full.  011b: Interrupt when FIFO >= 1/8 full.  100b: Interrupt when FIFO >= 1/4 full.  101b: Interrupt when FIFO >= 1/2 full.  110b: Interrupt when FIFO >= 3/4 full.         |
| 31:6 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                 |

## Table 81: UART - IMSC register description: address offset UART\_BASE\_ADDR+0x38

| Bit | Field name | Reset | RW | Description                                                                                                                                                                            |
|-----|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                               |
|     | OTOMANA.   | 00    |    | Clear to send modem interrupt mask. On a read, the current mask for the CTSMIM interrupt is returned.                                                                                  |
| 1   | CTSMIM     | 0x0   | RW | 0: Clears the mask (interrupt is disabled).                                                                                                                                            |
|     |            |       |    | 1: Sets the mask (interrupt is enabled).                                                                                                                                               |
| 3:2 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                               |
| 4   | RXIM       | 0x0   | RW | Receive interrupt mask. On a read, the current mask for the RXIM interrupt is returned.  0: Clears the mask (interrupt is disabled).  1: Sets the mask (interrupt is enabled).         |
| 5   | TXIM       | 0x0   | RW | Transmit interrupt mask. On a read, the current mask for the TXIM interrupt is returned.  0: Clears the mask (interrupt is disabled).  1: Sets the mask (interrupt is enabled).        |
| 6   | RTIM       | 0x0   | RW | Receive timeout interrupt mask. On a read, the current mask for the RTIM interrupt is returned.  0: Clears the mask (interrupt is disabled).  1: Sets the mask (interrupt is enabled). |

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                            |
|-------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | FEIM       | 0x0   | RW | Framing error interrupt mask. On a read, the current mask for the FEIM interrupt is returned.  0: Clears the mask (interrupt is disabled).  1: Sets the mask (interrupt is enabled).   |
| 8     | PEIM       | 0x0   | RW | Parity error interrupt mask. On a read, the current mask for the PEIM interrupt is returned.  0: Clears the mask (interrupt is disabled).  1: Sets the mask (interrupt is enabled).    |
| 9     | BEIM       | 0x0   | RW | Break error interrupt mask. On a read, the current mask for the BEIM interrupt is returned.  0: Clears the mask (interrupt is disabled).  1: Sets the mask (interrupt is enabled).     |
| 10    | OEIM       | 0x0   | RW | Overrun error interrupt mask. On a read, the current mask for the OEIM interrupt is returned.  0: Clears the mask (interrupt is disabled).  1: Sets the mask (interrupt is enabled).   |
| 11    | XOFFIM     | 0x0   | RW | XOFF interrupt mask. On a read, the current mask for the XOFFIM interrupt is returned.  0: Clears the mask (interrupt is disabled).  1: Sets the mask (interrupt is enabled).          |
| 12    | TXFEIM     | 0x0   | RW | TX FIFO empty interrupt mask. On a read, the current mask for the TXFEIM interrupt is returned.  0: Clears the mask (interrupt is disabled).  1: Sets the mask (interrupt is enabled). |
| 31:13 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                               |

## Table 82: UART - RIS register description: address offset UART\_BASE\_ADDR+0x3C

| Bit | Field name | Reset | RW | Description                                                                                       |
|-----|------------|-------|----|---------------------------------------------------------------------------------------------------|
| 0   | RESERVED   | 0x0   | R  | RESERVED                                                                                          |
| 1   | CTSMIS     | 0x0   | R  | Clear to send interrupt status. 0: The interrupt is not pending. 1: The interrupt is pending.     |
| 3:2 | RESERVED   | 0x0   | R  | RESERVED                                                                                          |
| 4   | RXIS       | 0x0   | R  | Receive interrupt status. 0: The interrupt is not pending. 1: The interrupt is pending.           |
| 5   | TXIM       | 0x0   | R  | Transmit interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending.        |
| 6   | RTIS       | 0x0   | R  | Receive timeout interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending. |

| Bit   | Field name | Reset | RW | Description                                                                                    |
|-------|------------|-------|----|------------------------------------------------------------------------------------------------|
| 7     | FEIS       | 0x0   | R  | Framing error interrupt status. 0: The interrupt is not pending. 1: The interrupt is pending.  |
| 8     | PEIS       | 0x0   | R  | Parity error interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending. |
| 9     | BEIS       | 0x0   | R  | Break error interrupt status. 0: The interrupt is not pending. 1: The interrupt is pending.    |
| 10    | OEIS       | 0x0   | R  | Overrun error interrupt status. 0: The interrupt is not pending. 1: The interrupt is pending.  |
| 11    | XOFFIS     | 0x0   | R  | XOFF interrupt status. 0: The interrupt is not pending. 1: The interrupt is pending.           |
| 12    | TXFEIS     | 0x0   | R  | TX FIFO empty interrupt status. 0: The interrupt is not pending. 1: The interrupt is pending.  |
| 31:13 | RESERVED   | 0x0   | R  | RESERVED                                                                                       |

Table 83: UART - MIS register description: address offset UART\_BASE\_ADDR+0x40

| Bit | Field name | Reset | RW | Description                                                                                              |
|-----|------------|-------|----|----------------------------------------------------------------------------------------------------------|
| 0   | RESERVED   | 0x0   | R  | RESERVED                                                                                                 |
| 1   | CTSMMIS    | 0x0   | R  | Clear to send masked interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending.   |
| 3:2 | RESERVED   | 0x0   | R  | RESERVED                                                                                                 |
| 4   | RXMIS      | 0x0   | R  | Receive masked interrupt status. 0: The interrupt is not pending. 1: The interrupt is pending.           |
| 5   | TXMIS      | 0x0   | R  | Transmit masked interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending.        |
| 6   | RTMIS      | 0x0   | R  | Receive timeout masked interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending. |
| 7   | FEMIS      | 0x0   | R  | Framing error masked interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending.   |
| 8   | PEMIS      | 0x0   | R  | Parity error masked interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending.    |

| Bit   | Field name | Reset | RW | Description                                                                                            |
|-------|------------|-------|----|--------------------------------------------------------------------------------------------------------|
| 9     | BEMIS      | 0x0   | R  | Break error masked interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending.   |
| 10    | OEMIS      | 0x0   | R  | Overrun error masked interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending. |
| 11    | XOFFMIS    | 0x0   | R  | XOFF interrupt masked status. 0: The interrupt is not pending. 1: The interrupt is pending.            |
| 12    | TXFEMIS    | 0x0   | R  | TX FIFO empty masked interrupt status.  0: The interrupt is not pending.  1: The interrupt is pending. |
| 31:13 | RESERVED   | 0x0   | R  | RESERVED                                                                                               |

Table 84: UART - ICR register description: address offset UART\_BASE\_ADDR+0x44

| Bit | Field name | Reset | RW | Description                                                                   |
|-----|------------|-------|----|-------------------------------------------------------------------------------|
| 0   | RESERVED   | 0x0   | R  | RESERVED                                                                      |
| 1   | CTSMIC     | 0x0   | W  | Clear to send modem interrupt clear.  0: No effect.  1: Clears the interrupt. |
| 3:2 | RESERVED   | 0x0   | R  | RESERVED                                                                      |
| 4   | RXIC       | 0x0   | w  | Receive interrupt clear. 0: No effect. 1: Clears the interrupt.               |
| 5   | TXIC       | 0x0   | W  | Transmit interrupt clear. 0: No effect. 1: Clears the interrupt.              |
| 6   | RTIC       | 0x0   | W  | Receive timeout interrupt clear. 0: No effect. 1: Clears the interrupt.       |
| 7   | FEIC       | 0x0   | W  | Framing error interrupt clear. 0: No effect. 1: Clears the interrupt.         |
| 8   | PEIC       | 0x0   | w  | Parity error interrupt clear. 0: No effect. 1: Clears the interrupt.          |
| 9   | BEIC       | 0x0   | W  | Break error interrupt clear. 0: No effect. 1: Clears the interrupt.           |
| 10  | OEIC       | 0x0   | W  | Overrun error interrupt clear. 0: No effect. 1: Clears the interrupt.         |

| Bit   | Field name | Reset | RW | Description                                                           |
|-------|------------|-------|----|-----------------------------------------------------------------------|
| 11    | XOFFIC     | 0x0   | W  | XOFF interrupt clear. 0: No effect. 1: Clears the interrupt.          |
| 12    | TXFEIC     | 0x0   | W  | TX FIFO empty interrupt clear. 0: No effect. 1: Clears the interrupt. |
| 31:13 | RESERVED   | 0x0   | R  | RESERVED                                                              |

## Table 85: UART - DMACR register description: address offset UART\_BASE\_ADDR+0x48

| Bit  | Field name | Reset | RW | Description                                                                  |
|------|------------|-------|----|------------------------------------------------------------------------------|
|      |            |       |    | Receive DMA enable bit.                                                      |
| 0    | RXDMAE     | 0x0   | RW | 0: DMA mode is disabled for reception.                                       |
|      |            |       |    | 1: DMA mode is enabled for reception.                                        |
|      |            |       |    | Transmit DMA enable bit.                                                     |
| 1    | TXDMAE     | 0x0   | RW | 0: DMA mode is disabled for transmit.                                        |
|      |            |       |    | 1: DMA mode is enabled for transmit.                                         |
| 2    | RESERVED   | 0x0   | R  | RESERVED                                                                     |
|      |            |       |    | DMA on error.                                                                |
| 3    | DMAONERR   | 0x0   | RW | 0: UART error interrupt status has no impact in receive DMA mode.            |
|      |            |       |    | DMA receive requests are disabled when the UART error interrupt is asserted. |
| 31:4 | RESERVED   | 0x0   | R  | RESERVED                                                                     |

## Table 86: UART - XFCR register description: address offset UART\_BASE\_ADDR+0x50

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                             |  |
|-----|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0   | SFEN       | 0x0   | RW | Software flow control enable.  0: Software flow control disable.  1: software flow control enable.                                                                                                                                                                                                                                      |  |
| 2:1 | SFRMOD     | 0x0   | RW | Software receive flow control mode:  00b: Receive flow control is disabled.  01b: Xon1, Xoff1 characters are used in receiving software flow control.  10b: Xon2, Xoff2 characters are used in receiving software flow control.  11b: Xon1 and Xon2, Xoff1 and Xoff2 characters are used in receiving software flow control.            |  |
| 4:3 | SFTMOD     | 0x0   | RW | Software transmit flow control mode:  00b: Transmit flow control is disabled.  01b: Xon1, Xoff1 characters are used in transmitting software flow control.  10b: Xon2, Xoff2 characters are used in transmitting software flow control.  11b: Xon1 and Xon2, Xoff1 and Xoff2 characters are used in transmitting software flow control. |  |

| Bit  | Field name | Reset | RW | Description                                                                                                                                        |  |
|------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5    | XONANY     | 0x0   | RW | Xon-any bit:  0: Incoming character must match Xon programmed value(s) to be a valid Xon.  1: Any incoming character is considered as a valid Xon. |  |
| 6    | SPECHAR    | 0x0   | RW | Special character detection bit.  0: Special character detection disabled.  1: Special character detection enabled.                                |  |
| 31:7 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                           |  |

## Table 87: UART - XON1 register description: address offset UART\_BASE\_ADDR+0x54

| Bit  | Field name | Reset | RW | W Description                                             |  |
|------|------------|-------|----|-----------------------------------------------------------|--|
| 7:0  | XON1       | 0x0   | RW | Value of Xon1 character used in the software flow control |  |
| 31:8 | RESERVED   | 0x0   | R  | RESERVED                                                  |  |

#### Table 88: UART - XON2 register description. Address offset UART\_BASE\_ADDR+0x58.

| Bit  | Field name | Reset | RW | V Description                                             |  |
|------|------------|-------|----|-----------------------------------------------------------|--|
| 7:0  | XON2       | 0x0   | RW | Value of Xon2 character used in the software flow control |  |
| 31:8 | RESERVED   | 0x0   | R  | RESERVED                                                  |  |

#### Table 89: UART - XOFF1 register description. Address offset UART\_BASE\_ADDR+0x5C.

| Bit  | Field name | Reset | RW | RW Description                                             |  |
|------|------------|-------|----|------------------------------------------------------------|--|
| 7:0  | XOFF1      | 0x0   | RW | Value of Xoff1 character used in the software flow control |  |
| 31:8 | RESERVED   | 0x0   | R  | RESERVED                                                   |  |

#### Table 90: UART - XOFF2 register description. Address offset UART\_BASE\_ADDR+0x60.

| Bit  | Field name | Reset | RW | RW Description                                             |  |
|------|------------|-------|----|------------------------------------------------------------|--|
| 7:0  | XOFF2      | 0x0   | RW | Value of Xoff2 character used in the software flow control |  |
| 31:8 | RESERVED   | 0x0   | R  | RESERVED                                                   |  |

## 3.10 I<sup>2</sup>C

#### 3.10.1 Introduction

The BlueNRG-1 integrates two I<sup>2</sup>C controllers. The I<sup>2</sup>C controller is an interface designed to support the physical and data link layer according to the I<sup>2</sup>C standard revision 3.0 and provides a low-cost interconnection between ICs.

#### Main features are:

- Up to 400 Kb/s in fast mode and up to 100 Kb/s in standard mode.
- Operating modes supported are master mode, slave mode, master/slave mode for multi-master system with bus arbitration.
- Programmable 7-bit or 10-bit addressing (also with combined formats).
- Programmable start byte procedure.
- 16-byte depth RX FIFO and 16-byte depth TX FIFO.
- Spike digital filtering on the SDA and SCL lines.
- Control timing constraint defined by the I<sup>2</sup>C standard.
- Support for Direct Memory Access (DMA).

#### 3.10.2 Functional description

Two wires, serial data (SDA) and serial clock (SCL) carry information between the devices connected to the bus. Each device has a unique address and can operate as either a transmitter or receiver, depending on the function of the device. A master is the device that initiates a data transfer on the bus and generates the clock signal. Any device addressed is considered at that time a slave. The I²C bus is a multi-master bus where more than one device is capable of controlling the bus. This means that more than one master could try to initiate a data transfer at the same time. The arbitration procedure relies on the wired-AND connection of all I²C interfaces to the I²C bus. If two or more masters try to put information onto the bus, the first to produce a 'one' when the other produces a 'zero' will lose the arbitration. The clock signals during arbitration are a synchronized combination of the clocks generated by the masters using the wired-AND connection to the SCL line. Generation of clock signals on the I2C bus is always the responsibility of master devices; each master generates its own clock signals when transferring data to the bus. Bus clock signals from a master can only be altered when they are stretched by a slow slave device holding down the clock line, or by another master when arbitration occurs.

#### Two modes:

- Standard mode with bit rate up to 100 Kb/s
- Fast mode with bit rate up to 400 Kb/s

#### 3.10.2.1 I2C FIFO management

The transmit and receive paths are buffered with internal FIFO memory enabling up to 16 bytes to be stored independently in both transmit and receive modes. The FIFOs status can be checked using the I<sup>2</sup>C interrupts. There is a programmable threshold value for each FIFO. When the number of entries is greater for the receive FIFO or less for the transmit FIFO, an interrupt is set.

#### 3.10.2.2 I<sup>2</sup>C clock rate calculation

To define the I<sup>2</sup>C clock rate generation there is one register to configure: BRCR. The clock rate can be calculated using this formula:

$$I2C_{clock} = \begin{cases} \frac{f_{12c}}{(BRCNT2*2) + Foncycle} & in standard mode \\ \frac{f_{12c}}{(BRCNT2*3) + Foncycle} & in fast mode \end{cases}$$

#### Where:

- f<sub>I2C</sub> is the I<sup>2</sup>C peripheral clock, clocked on the system clock divided by 3.
- BRCNT2 is a field of the BRCR register.
- Foncycle depends on a programmable field of the CR register:
  - CR: FON = "00" => Filter the clock spike wide = 0 => Foncycle = 1
  - CR: FON = "01" => Filter the clock spike wide = 1 => Foncycle = 3
  - CR: FON = "10" => Filter the clock spike wide = 2 => Foncycle = 4
  - CR: FON = "11" => Filter the clock spike wide = 4 => Foncycle = 6

The minimum input clock frequency for the I<sup>2</sup>C is:

- 1.4 MHz if the I<sup>2</sup>C is in standard mode at 100 kHz.
- 7.2 MHz if the I<sup>2</sup>C is in fast mode at 400 kHz.

#### 3.10.2.3 I<sup>2</sup>C configuration

Following a Reset, the I<sup>2</sup>C logic is disabled and must be configured when in this state.

The control register (CR) and baud rate register (BRCR) need to be programmed to configure the following parameters of the peripheral:

- Master or slave.
- 7- or 10-bit addressing mode
- Speed mode
- Clock rate



If in slave mode, the SCR register has to be programmed with the selected slave address.

Then, if in master mode, the MCR register is used to define the transaction:

- Read or write.
- Slave addresses (7- or 10-bit) to communicate with.
- Addressing a 7- or 10-bit slave address.
- Stop condition, to generate a stop or restart condition at the end of the transaction (for consecutive transactions).
- Transaction length



For a master write, the data to transmit have to be written to the transmit FIFO in the I2C\_TFR register. For a master read, when the master transaction is done, data are available in the receive FIFO in I2C\_RFR.

#### 3.10.2.4 DMA interface

The I<sup>2</sup>C controller includes a specific DMA interface. The following section describes the signals interface, data flow and programming model for the RX and the TX paths.

The DMA interfaces are separated for each path and two DMA request channels shall be used for a device.

In RX mode, a DMA transfer based on a single descriptor shall be used and the DMA RX channel must be programmed for a peripheral-to-memory transfer where the flow controller is the DMA. Each descriptor is related to a single I<sup>2</sup>C transaction (master read or write-to-slave operation) and no linked list item should be used. The transfer length shall be programmed on the DMA and the termination of the frame transfer is notified by the assertion of the related interrupt I2C\_RISR:STD or I2C\_RISR:MTD bits. In case of read-from-slave operation, on the DMA (master device) the transfer length shall be programmed according to the I2C\_MCR:LENGTH register field. In case of write-to-slave operation, on the DMA (slave device) the maximum length (not the real length because it is unknown) shall be programmed.

In TX mode, a DMA transfer based on a single descriptor shall be used and the DMA TX channel must be programmed for a memory-to-peripheral transfer where the flow controller is the DMA. Each descriptor is related to a single I<sup>2</sup>C transaction (master write or readfrom-slave operation) and no linked list item should be used. The transfer length shall be programmed on the DMA and the termination of the frame transfer is notified by the assertion of the related interrupt I2C\_RISR:STD or I2C\_RISR:MTD bits. In case of write-to-slave operation, on the DMA (master device) the transfer length shall be programmed according to the I2C\_MCR:LENGTH register field. In case of read-from-slave operation, on the DMA (slave device) the maximum length (not the real length because it is unknown) shall be programmed.

## 3.10.3 I<sup>2</sup>C registers

84/173

I2C2 peripheral base address (I2C2\_BASE\_ADDR) 0x40A00000

I2C1 peripheral base address (I2C1\_BASE\_ADDR) 0x40B00000

Table 91: I2Cx registers

| Address offset | Name | RW | Reset      | Description                                                                                    |
|----------------|------|----|------------|------------------------------------------------------------------------------------------------|
| 0x00           | CR   | RW | 0x00000000 | I <sup>2</sup> C control register. Refer to the detailed description below.                    |
| 0x04           | SCR  | RW | 0x000F0055 | I <sup>2</sup> C slave control register. Refer to the detailed description below.              |
| 0x0C           | MCR  | RW | 0x00000000 | I <sup>2</sup> C master control register. Refer to the detailed description below.             |
| 0x10           | TFR  | RW | 0x00000000 | I <sup>2</sup> C transmit FIFO register. Refer to the detailed description below.              |
| 0x14           | SR   | R  | 0x00000000 | I <sup>2</sup> C status register. Refer to the detailed description below.                     |
| 0x18           | RFR  | R  | 0x00000000 | I <sup>2</sup> C receive FIFO register. Refer to the detailed description below.               |
| 0x1C           | TFTR | RW | 0x00000000 | I <sup>2</sup> C transmit FIFO threshold register.<br>Refer to the detailed description below. |
| 0x20           | RFTR | RW | 0x00000000 | I <sup>2</sup> C receive FIFO threshold register.<br>Refer to the detailed description below.  |

| Address offset | Name           | RW | Reset      | Description                                                                                     |
|----------------|----------------|----|------------|-------------------------------------------------------------------------------------------------|
| 0x24           | DMAR           | RW | 0x00000000 | I <sup>2</sup> C DMA register. Refer to the detailed description below.                         |
| 0x28           | BRCR           | RW | 0x00000008 | I <sup>2</sup> C baud-rate counter register. Refer to the detailed description below.           |
| 0x2C           | IMSCR          | RW | 0x00000000 | I <sup>2</sup> C interrupt mask set/clear register.<br>Refer to the detailed description below. |
| 0x30           | RISR           | R  | 0x00000013 | I <sup>2</sup> C raw interrupt status register. Refer to the detailed description below.        |
| 0x34           | MISR           | R  | 0x00000000 | I <sup>2</sup> C masked interrupt status register.<br>Refer to the detailed description below.  |
| 0x38           | ICR            | RW | 0x00000000 | I <sup>2</sup> C interrupt clear register. Refer to the detailed description below.             |
| 0x4C           | THDDAT         | RW | 0x00000014 | I <sup>2</sup> C hold time data. Refer to the detailed description below.                       |
| 0x50           | THDSTA_FST_STD | RW | 0x003F00E2 | I <sup>2</sup> C hold time start condition F/S. Refer to the detailed description below.        |
| 0x54           | RESERVED       | RW | 0x00000019 | RESERVED                                                                                        |
| 0x58           | TSUSTA_FST_STD | RW | 0x001D00E2 | I <sup>2</sup> C setup time start condition F/S. Refer to the detailed description below.       |

Table 92: I<sup>2</sup>C - CR register description: address offset I2CX\_BASE\_ADDR+0x00

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------------|-------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PE         | 0x0   | RW | <ul> <li>I<sup>2</sup>C enable disable:</li> <li>0: I<sup>2</sup>C disable.</li> <li>1: I<sup>2</sup>C enable.</li> <li>This bit when deasserted works as software Reset for I<sup>2</sup>C peripheral.</li> </ul>                                                                                                                                                                                                                                                                                   |
| 2:1 | ОМ         | 0x0   | RW | Select the operating mode:  00b: Slave mode. The peripheral can only respond (transmit/receive) when addressed by a master device  01b: Master mode. The peripheral works in a multi-master system where itself cannot be addressed by another master device. It can only initiate a new transfer as master device.  10b: Master/slave mode. The peripheral works in a multi- master system where itself can be addressed by another master device, besides to initiate a transfer as master device. |
| 3   | SAM        | 0x0   | RW | Slave addressing mode. SAM defines the slave addressing mode when the peripheral works in slave or master/slave mode. The received address is compared with the content of the register SCR.  0: 7-bit addressing mode.  1: 10-bit addressing mode.                                                                                                                                                                                                                                                  |

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | SM         | 0x0   | RW | Speed mode. SM defines the speed mode related to the serial bit rate:  0: Standard mode (up to 100 K/s).  1: Fast mode (up to 400 K/s).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |            |       |    | Slave general call mode defines the operating mode of the slave controller when a general call is received. This setting does not affect the hardware general call that is always managed in transparent mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6   | SGCM       | 0x0   | RW | O: transparent mode, the slave receiver recognizes the general call but any action is taken by the hardware after the decoding of the message included in the Rx FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |            |       |    | 1: direct mode, the slave receiver recognizes the general call and executes directly (without software intervention) the related actions. Only the status code word is stored in the I2C_SR register for notification to the application.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7   | FTX        | 0x0   | RW | FTX flushes the transmit circuitry (FIFO, fsm). The configuration of the I <sup>2</sup> C node (register setting) is not affected by the flushing operation. The flushing operation is performed on modules working on different clock domains (system and I <sup>2</sup> C clocks) and needs several system clock cycles before being completed. Upon completion, the I <sup>2</sup> C node (internal logic) clears this bit. The application must not access the Tx FIFO during the flushing operation and should poll on this bit waiting for completion.  0: Flush operation is completed (I2C controller clears the bit).  1: Flush operation is started and in progress (set by                                |
| 8   | FRX        | 0x0   | RW | application).  FRX flushes the receive circuitry (FIFO, fsm).The configuration of the I <sup>2</sup> C node (register setting) is not affected by the flushing operation. The flushing operation is performed on modules working on different clock domains (system and I <sup>2</sup> C clocks) and needs several system clock cycles before to be completed. Upon completion, the I <sup>2</sup> C node (internal logic) clears this bit. The application must not access the Rx FIFO during the flushing operation and should poll on this bit waiting for the completion.  0: Flush operation is completed (I2C controller clears the bit).  1: Flush operation is started and in progress (set by application). |
| 9   | DMA_TX_EN  | 0x0   | RW | Enables the DMA TX interface.  0: Idle state, the DMA TX interface is disabled.  1: Run state, the DMA TX interface is enabled.  On the completion of the DMA transfer, the DMA TX interface is automatically turned off clearing this bit when the end of transfer signal coming from the DMA is raised.  DMA_TX_EN and DMA_RX_EN must not enabled at the same time.                                                                                                                                                                                                                                                                                                                                                |

| Bit   | Field name | Reset | RW     | Description                                                                                                                                                                                                                         |
|-------|------------|-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |            |       |        | Enables the DMA RX interface.                                                                                                                                                                                                       |
|       |            |       |        | 0: Idle state, the DMA RX interface is disabled.                                                                                                                                                                                    |
|       |            |       |        | 1: Run state, the DMA RX interface is enabled.                                                                                                                                                                                      |
| 10    | DMA_RX_EN  | 0x0   | RW     | On the completion of the DMA transfer, the DMA RX interface is automatically turned off clearing this bit when the end of transfer signal coming from the DMA is raised. DMA_TX_EN and DMA_RX_EN must not enabled at the same time. |
| 14:12 | RESERVED   | 0x0   | R      | RESERVED                                                                                                                                                                                                                            |
|       |            |       |        | Filtering on sets the digital filters on the SDA, SCL line, according to the I <sup>2</sup> C bus requirements, when standard opendrain pads are used:                                                                              |
| 14:13 | FON        | 0x0   | 0x0 RW | 00b: No digital filters are inserted.                                                                                                                                                                                               |
|       |            |       |        | 01b: Digital filters (filter 1 ck wide spikes) are inserted.                                                                                                                                                                        |
|       |            |       |        | 10b: Digital filters (filter 2 ck wide spikes) are inserted.                                                                                                                                                                        |
|       |            |       |        | 11b: Digital filters (filter 4 ck wide spikes) are inserted.                                                                                                                                                                        |
| 45    | FC 4       | 0x0   | RW     | Force stop enable bit. When set to 1b, the STOP condition is generated.                                                                                                                                                             |
| 15    | FS_1       |       |        | 0: Force stop disabled.                                                                                                                                                                                                             |
|       |            |       |        | 1: Enable force stop.                                                                                                                                                                                                               |
| 31:16 | RESERVED   | 0x0   | R      | RESERVED                                                                                                                                                                                                                            |

Table 93: I2C - SCR register description: address offset I2CX\_BASE\_ADDR+0x04

|       | : and out : o out : og.o.c. accompliant address of out :=or_=r.o=_r.o=or. |       |    |                                                                                                                                                                                                                                                                             |  |  |  |
|-------|---------------------------------------------------------------------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit   | Field name                                                                | Reset | RW | Description                                                                                                                                                                                                                                                                 |  |  |  |
| 6:0   | SA7                                                                       | 0x55  | RW | Slave address 7-bit. SA7 includes the slave address 7-bit or the LSB bits of the slave address 10-bit                                                                                                                                                                       |  |  |  |
| 9:7   | ESA10                                                                     | 0x0   | RW | Extended slave address 10-bit. ESA10 includes the extension (MSB bits) to the SA7 register field in case of slave addressing mode set to 10-bit                                                                                                                             |  |  |  |
| 21:15 | RESERVED                                                                  | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                    |  |  |  |
| 31:16 | SLSU                                                                      | 0xF   | RW | Slave data setup time. SLSU defines the data setup time after SCL clock stretching in terms of i2c_clk cycles. Data setup time is actually equal to SLSU-1 clock cycles. The typical values for i2c_clk of 16 MHz are SLSU = 5 in standard mode and SLSU = 3 in fast modes. |  |  |  |

Table 94: I2C2 - MCR register description: address offset I2CX\_BASE\_ADDR+0x0C

|      |            |       | 3  |                                                                                                                   |
|------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------|
| Bit  | Field name | Reset | RW | Description                                                                                                       |
| 0    | OP         | 0x0   | RW | Operation 0: Indicates a master write operation. 1: Indicates a master read operation.                            |
| 7:1  | A7         | 0x0   | RW | Address. Includes the 7-bit address or the LSB bits of the10-bit address used to initiate the current transaction |
| 10:8 | EA10       | 0x0   | RW | Extended address. Includes the extension (MSB bits) of the field A7 used to initiate the current transaction      |

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11    | SB         | 0x0   | RW | Start byte:  0: The start byte procedure is not applied to the current transaction.  1: The start byte procedure is prefixed to the current transaction.                                                                                                                                                                                                                                                                                                                                                          |
| 13:12 | AM         | 0x0   | RW | Address type:  00b: The transaction is initiated by a general call command. In this case the fields OP, A7, EA10 are "don't care".  01b: The transaction is initiated by the 7-bit address included in the A7 field.  10b: The transaction is initiated by the 10-bit address included in the EA10 and A7 fields.                                                                                                                                                                                                 |
| 14    | Р          | 0x0   | RW | Stop condition:  0: The current transaction is not terminated by a STOP condition. A repeated START condition is generated on the next operation which is required to avoid to stall the I <sup>2</sup> C line.  1: The current transaction is terminated by a STOP condition.                                                                                                                                                                                                                                    |
| 25:15 | LENGTH     | 0x0   | RW | Transaction length. Defines the length, in terms of the number of bytes to be transmitted (MW) or received (MR). In case of write operation, the payload is stored in the Tx FIFO. A transaction can be larger than the Tx FIFO size. In case of read operation the length refers to the number of bytes to be received before generating a not-acknowledge response. A transaction can be larger than the Rx FIFO size. The I <sup>2</sup> C clock line is stretched low until the data in Rx FIFO are consumed. |
| 31:26 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Table 95: I2C - TFR register description: address offset I2CX\_BASE\_ADDR+0x10

| Bit  | Field name | Reset      | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|------------|------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | Field name | Reset  0x0 |    | Transmission data. TDATA contains the payload related to a master write or read-from-slave operation to be written in the Tx FIFO. TDATA(0) is the first LSB bit transmitted over the I²C line.  In case of master write operation, the Tx FIFO shall be preloaded otherwise the I²C controller cannot start the operation until data are available.  In case of read-from-slave operation, when the slave is addressed, the interrupt RISR:RFSR bit is asserted and the CPU shall download the data in the FIFO. If the FIFO is empty and the I²C master is still requiring data, a new request (RISR:RFSE interrupt bit) is asserted to require additional data to the CPU. The slave controller stretches the I²C clock line when no data are available for transmission. Since the Tx FIFO could contain some pending data related to the previous transfer (the transfer length may be unknown to the slave controller), the Tx FIFO is self-flushed before asserting the I2C_RISR:RFSR bit. Upon completion of the read-from-slave |
|      |            |            |    | operation the interrupt bit I2C_RISR:STD is asserted and the related status of the operation is stored in the I2C_SR register. In CPU mode, the FIFO management shall be based on the assertion of the interrupt bit RISR:TXFNE, related to the nearly-empty threshold.  In DMA mode, the single/burst requests are automatically                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |            |            |    | executed based on the number of entries available in the TX FIFO and the related destination burst size programmed in the I2C_DMAR:DBSIZE_TX register field. The DMA requests are terminated at the end of the I <sup>2</sup> C read operation (notacknowledge received by the master) by a dummy last single/burst request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 31:8 | RESERVED   | 0x0        | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

Table 96: I2C - SR register description: address offset I2CX\_BASE\_ADDR+0x14

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                           |
|-----|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | ОР         | 0x0   | R  | Operation: 00b: MW: master write operation. 01b: MR: master read operation. 10b: WTS: write-to-slave operation. 11b: RFS: read-from-slave operation.                                                                                                                                                                                  |
| 3:2 | STATUS     | 0x0   | R  | Controller status. Valid for the operations MW, MR, WTS RFS: 00b: NOP: No operation is in progress. 01b: ON_GOING: An operation is ongoing. 10b: OK: The operation (OP field) has been completed successfully. 11b: ABORT: The operation (OP field) has been aborted due to the occurrence of the event described in the CAUSE field. |

| Bit       | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |            |       |    | Abort cause. This field is valid only when the STATUS field contains the ABORT tag. Others: RESERVED.  000b: NACK_ADDR: The master receives a not-acknowledge after the transmission of the address. Valid for the operation MW, MR.                                                                                                                                                                                                                                                                                                                           |
|           |            |       |    | 001b: NACK_DATA: The master receives a not-acknowledge during the data phase of a MW operation. Valid for the operation MW.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6:4       | CAUSE      | 0x0   | R  | 011b: ARB_LOST: The master loses the arbitration during a MW or MR operation. Valid for the operation MW, MR.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|           |            |       |    | 100b: BERR_START: Slave restarts, a START Condition occurs while the byte transfer is not terminated.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |            |       |    | 101b: BERR_STOP: Slave Reset, a STOP Condition while the byte transfer is not terminated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           |            |       |    | 110b: OVFL: The slave receives a frame related to the WTS operation longer than the maximum size = 2047 bytes. In this case the slave device returns a NACK to complete the data transfer. Valid for WTS operation                                                                                                                                                                                                                                                                                                                                             |
|           |            |       |    | Receive type. Valid only for the operation WTS:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|           |            |       |    | 00b: FRAME: The slave has received a normal frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8:7       | TYPE       | 0x0   | R  | 01b: GCALL: The slave has received a general call. If the it I2C_CR:SGCM is set to 1, the general call is directly executed without software intervention and only the control code word is reported in FIFO (LENGTH =0).                                                                                                                                                                                                                                                                                                                                      |
|           |            |       |    | 10b: HW_GCALL: The slave has received a hardware general call.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 18:9      | LENGTH     | 0x0   | R  | Transfer length. For an MR, WTS operation the LENGTH field defines the actual size of the subsequent payload, in terms of number of bytes. For an MW, RFS operation the LENGTH field defines the actual number of bytes transferred by the master/slave device. For a WTS operation if the transfer length exceeds 2047 bytes, the operation is stopped by the slave returning a NACK handshake and the flag OVFL is set. For an RFS operation if the transfer length exceeds 2047 bytes, the operation continues normally but the LENGTH field is Reset to 0. |
| 28:<br>19 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 29        | DUALF      | 0x0   | R  | Dual flag (slave mode):  0: Received address matched with slave address (SA7).  1: Received address matched with dual slave address (DSA7).  Cleared by hardware after a Stop condition or repeated Start condition, bus error or when PE=0.                                                                                                                                                                                                                                                                                                                   |
| 31:30     | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Table 97: I2C - RFR register description: address offset I2CX\_BASE\_ADDR+0x18

|      | Table 611120 IN Trogleton addenged and an additional ad |       |                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                  |  |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit  | Field name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Reset | RW                                                                                                                                                                                                                                                                                                                          | Description                                                                                                                                                                                                                                                                      |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | Receive data. RDATA contains the received payload, related to a master read or write-to-slave operation, to be read from the Rx FIFO. The RDATA(0) is the first LSB bit received over the I2C line. In case the FIFO is full, the I2C controller stretches automatically the I2C clock line until a new entry is available. |                                                                                                                                                                                                                                                                                  |  |  |  |
| 7:0  | RDATA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0   | R                                                                                                                                                                                                                                                                                                                           | For a write-to-slave operation, when the slave is addressed, the interrupt I2C_RISR:WTSR bit is asserted for notification to the CPU. In CPU mode the FIFO management shall be based on the assertion of the interrupt bit I2C_RISR:RXFNF, related to the nearly-full threshold. |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | In DMA mode, the single requests are automatically executed based on the number of entries contained in the Rx FIFO.                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                  |  |  |  |
| 31:8 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0   | R                                                                                                                                                                                                                                                                                                                           | RESERVED                                                                                                                                                                                                                                                                         |  |  |  |

## Table 98: I2C - TFTR register description: address offset I2CX\_BASE\_ADDR+0x1C

| Bit   | Field name | Reset | RW    | Description                                                                              |
|-------|------------|-------|-------|------------------------------------------------------------------------------------------|
|       |            | 0x0   |       | Threshold TX, contains the threshold value, in terms of number of bytes, of the Tx FIFO. |
| 9:0   | THRESH_TX  |       | 0x0 F | RW                                                                                       |
| 31:10 | RESERVED   | 0x0   | R     | RESERVED                                                                                 |

## Table 99: I2C - RFTR register description: address offset I2CX\_BASE\_ADDR+0x20

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                 |
|-------|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |            |       |    | Threshold RX, contains the threshold value, in terms of number of bytes, of the Rx FIFO.                                                                                                                                                                                                    |
| 9:0   | THRESH_RX  | 0x0   | RW | When the number of entries of the RX FIFO is greater than or equal to the threshold value, the interrupt bit RISR:RXFNF is set in order to request the download of received data to the application. The application shall download the received data based on the threshold. (RISR:RXFNF). |
| 31:10 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                    |

## Table 100: I2C - DMAR register description: address offset I2CX\_BASE\_ADDR+0x24

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                           |
|------|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                              |
| 10:8 | DBSIZE_TX  | 0x0   | RW | Destination burst size. This register field is valid only if the BURST_TX bit is set to '1'. If burst size is smaller than the transaction length, only single request are generated. |

| Bit   | Field name    | Reset | RW | Description                                                                                                      |
|-------|---------------|-------|----|------------------------------------------------------------------------------------------------------------------|
|       | 11 BURST_TX ( |       | RW | Defines the type of DMA request generated by the DMA TX interface.                                               |
| 11    |               | 0.40  |    | 0: Single request mode. Transfers a single data (one byte) in the TX FIFO.                                       |
| ' '   |               | 0x0   |    | Burst request mode. Transfers a programmed burst of data according to DBSIZE_TX field.                           |
|       |               |       |    | When the burst mode is programmed, the DMA transfer can be completed by one or more single requests as required. |
| 31:12 | RESERVED      | 0x0   | R  | RESERVED                                                                                                         |

## Table 101: I2C - BRCR register description: address offset I2CX\_BASE\_ADDR+0x28

| Bit   | Field name | Reset | RW | Description                                                                                                                                                     |
|-------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | BRCNT      | 0x8   | RW | Baud rate counter. BRCNT defines the counter value used to set up the I2C baud rate in standard and fast mode, when the peripheral is operating in master mode. |
| 31:16 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                        |

## Table 102: I2C - IMSCR register description: address offset I2CX\_BASE\_ADDR+0x2C

| Bit  | Field name | Reset | RW | Description                                                                                                                         |
|------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------|
| 0    | TXFEM      | 0x0   | RW | TX FIFO empty mask. TXFEM enables the interrupt bit TXFE: 0: TXFE interrupt is disabled. 1: TXFE interrupt is enabled.              |
| 1    | TXFNEM     | 0x0   | RW | TX FIFO nearly empty mask. TXFNEM enables the interrupt bit TXFNE:  0: TXFNE interrupt is disabled.  1: TXFNE interrupt is enabled. |
| 2    | TXFFM      | 0x0   | RW | TX FIFO full mask. TXFFM enables the interrupt bit TXFF: 0: TXFF interrupt is disabled. 1: TXFF interrupt is enabled.               |
| 3    | TXFOVRM    | 0x0   | RW | TX FIFO overrun mask. TXOVRM enables the interrupt bit TXOVR:  0: TXOVR interrupt is disabled.  1: TXOVR interrupt is enabled.      |
| 4    | RXFEM      | 0x0   | RW | RX FIFO empty mask. RXFEM enables the interrupt bit RXFE: 0: RXFE interrupt is disabled. 1: RXFE interrupt is enabled.              |
| 5    | RXFNFM     | 0x0   | RW | RX FIFO nearly full mask. RXNFM enables the interrupt bit RXNF:  0: RXNF interrupt is disabled.  1: RXNF interrupt is enabled       |
| 6    | RXFFM      | 0x0   | RW | RX FIFO full mask. RXFFM enables the interrupt bit RXFF: 0: RXFF interrupt is disabled. 1: RXFF interrupt is enabled.               |
| 15:7 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                            |

| Bit   | Field name | Reset | RW | Description                                                                                                                                         |
|-------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 16    | RFSRM      | 0x0   | RW | Read-from-slave request mask. RFSRM enables the interrupt bit RFSR:  0: RFSR interrupt is disabled.  1: RFSR interrupt is enabled.                  |
| 17    | RFSEM      | 0x0   | RW | Read-from-slave empty mask. RFSEM enables the interrupt bit RFSE:  0: RFSE interrupt is disabled.  1: RFSE interrupt is enabled.                    |
| 18    | WTSRM      | 0x0   | RW | Write-to-slave request mask. WTSRM enables the interrupt bit WTSR:  0: WTSR interrupt is disabled.  1: WTSR interrupt is enabled.                   |
| 19    | MTDM       | 0x0   | RW | Master transaction done mask. MTDM enables the interrupt bit MTD:  0: MTD interrupt is disabled.  1: MTD interrupt is enabled.                      |
| 20    | STDM       | 0x0   | RW | Slave transaction done mask. STDM enables the interrupt bit STD:  0: STDM interrupt is disabled.  1: STDM interrupt is enabled.                     |
| 23:21 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                            |
| 24    | MALM       | 0x0   | RW | Master arbitration lost mask. MALM enables the interrupt bit MAL:  0: MAL interrupt is disabled.  1: MAL interrupt is enabled.                      |
| 25    | BERRM      | 0x0   | RW | Bus error mask. BERRM enables the interrupt bit BERR:  0: BERR interrupt is disabled.  1: BERR interrupt is enabled.                                |
| 27:26 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                            |
| 28    | MTDWSM     | 0x0   | RW | Master transaction done without stop mask. MTDWSM enables the interrupt bit MTDWS:  0: MTDWS interrupt is disabled.  1: MTDWS interrupt is enabled. |
| 31:29 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                            |

Table 103: I2C - RISR register description: address offset I2CX\_BASE\_ADDR+0x30.

| Bit  |            |       | RW  | description: address offset I2CX_BASE_ADDR+0x30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIC  | Field name | Reset | KVV | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | TXFE       | 0x1   | R   | TX FIFO empty. TXFE is set when TX FIFO is empty. This bit is self-cleared by writing in TX FIFO.  0: TX FIFO is not empty.  1: TX FIFO is empty.                                                                                                                                                                                                                                                                                                                                                                                    |
| 1    | TXFNE      | 0x1   | R   | TX FIFO nearly empty. TXFNE is set when the number of entries in TX FIFO is less than or equal to the threshold value programmed in the I2C_TFTR:THRESHOLD_TX register. It is self-cleared when the threshold level is over the programmed threshold.  0: Number of entries in TX FIFO greater than the TFTR:THRESHOLD_TX register.  1: Number of entries in TX FIFO less than or equal to the TFTR:THRESHOLD_TX register.                                                                                                           |
| 2    | TXFF       | 0x0   | R   | TX FIFO full. TXFF is set when a full condition occurs in TX FIFO. This bit is self-cleared when the TX FIFO is not full:  0: TX FIFO is not full.  1: TX FIFO is full.                                                                                                                                                                                                                                                                                                                                                              |
| 3    | TXFOVR     | 0x0   | R   | TX FIFO overrun. TXFOVR is set when a write operation in TX FIFO is performed and TX FIFO is full. The application must avoid an overflow condition by a proper data flow control. Anyway in case of overrun, the application shall flush the transmitter (CR:FTX bit to set) because the TX FIFO content is corrupted (at least one word has been lost in FIFO). This interrupt is cleared by setting the related bit of the ICR register:  0: No overrun condition occurred in TX FIFO.  1: Overrun condition occurred in TX FIFO. |
| 4    | RXFE       | 0x1   | R   | RX FIFO empty. RXFE is set when the RX FIFO is empty. This bit is self-cleared when the slave RX FIFO is not empty: 0: RX FIFO is not empty 1: RX FIFO is empty                                                                                                                                                                                                                                                                                                                                                                      |
| 5    | RXFNF      | 0x0   | R   | RX FIFO nearly full. RXFNF is set when the number of entries in RX FIFO is greater than or equal to the threshold value programmed in the RFTR:THRESHOLD_RX register. Its self-cleared when the threshold level is under the programmed threshold:  0: Number of entries in the RX FIFO less than the RFTR:THRESHOLD_RX register.  1: Number of entries in the RX FIFO greater than or equal to the RFTR:THRESHOLD_RX register.                                                                                                      |
| 6    | RXFF       | 0x0   | R   | RX FIFO full. RXFF is set when a full condition occurs in RX FIFO. This bit is self-cleared when the data are read from the RX FIFO.  0: RX FIFO is not full.  1: RX FIFO is full.                                                                                                                                                                                                                                                                                                                                                   |
| 14:7 | RESERVED   | 0x0   | R   | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | LBR        | 0x0   | R  | Length number of bytes received. LBR is set in case of MR or WTS and when the number of bytes received is equal to the transaction length programmed in the MCR:LENGTH (master mode) or SMB_SCR:LENGTH (slave mode). On the assertion of this interrupt and when the bit CR:FRC_STRTCH is set, the hardware starts clock stretching, the CPU shall download the data byte (Command code, Byte Count, Data) from RX FIFO, re-set the expected length of the transaction in SMB_SCR:LENGTH and clear the interrupt. When clearing this interrupt the hardware continues the transfer. This interrupt is cleared by setting the related bit of the ICR register.  0: Length number of bytes is not received. |
| 16  | RFSR       | 0x0   | R  | Read-from-slave request. RFSR is set when a read-from-slave "Slavetransmitter" request is received (I <sup>2</sup> C slave is addressed) from the I <sup>2</sup> C line. On the assertion of this interrupt the TX FIFO is flushed (pending data are cleared) and the CPU shall put the data in TX FIFO. This bit is self-cleared by writing data in FIFO. In case the FIFO is empty before the completion of the read operation, the RISR:RFSE interrupt bit is set. This interrupt is cleared by setting the related bit of the ICR register.  0: Read-from-slave request has been served.  1: Read-from-slave request is pending.                                                                      |
| 17  | RFSE       | 0x0   | R  | Read-from-slave empty. RFSE is set when a read-from-slave operation is in progress and TX FIFO is empty. On the assertion of this interrupt, the CPU shall download in TX FIFO the data required for the slave operation. This bit is self-cleared by writing in TX FIFO. At the end of the read-from-slave operation this bit is cleared although the TX FIFO is empty.  0: TX FIFO is not empty.  1: TX FIFO is empty with the read-from-slave operation in progress.                                                                                                                                                                                                                                   |
| 18  | WTSR       | 0x0   | R  | Write-to-slave request. WTSR is set when a write-to-slave operation is received (I2C slave is addressed) from the I2C line. This notification can be used by the application to program the DMA descriptor when required. This interrupt is cleared by setting the related bit of the ICR register:  0: No write-to-slave request pending.  1: Write-to-slave request is pending.                                                                                                                                                                                                                                                                                                                         |

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19    | MTD        | 0x0   | R  | Master transaction done. MTD is set when a master operation (master write or master read) has been executed after a stop condition. The application shall read the related transaction status (SR register), the pending data in the RX FIFO (only for a master read operation) and clear this interrupt (transaction acknowledgment). A subsequent master operation can be issued (writing the MCR register) after the clearing of this interrupt. A subsequent slave operation will be notified (RISR:WTSR and RISR:RFSR interrupt bits assertion) after clearing this interrupt, meanwhile the I <sup>2</sup> C clock line will be stretched low. This interrupt is cleared by setting the related bit of the ICR register.  0: Master transaction acknowledged.  1: Master transaction done (ready for acknowledgment). |
| 20    | STD        | 0x0   | R  | Slave transaction done. STD is set when a slave operation (write-to-slave or read-from-slave) has been executed. The application shall read the related transaction status (SR register), the pending data in the RX FIFO (only for a write-to-slave operation) and clear this interrupt (transaction acknowledgment). A subsequent slave operation will be notified (RISR:WTSR and RISR:RFSR interrupt bits assertion) after clearing this interrupt, meanwhile the I2C clock line will be stretched low. A subsequent master operation can be issued (by writing the MCR register) after clearing this interrupt. This interrupt is cleared by setting the related bit of the ICR register:  0: Slave transaction acknowledged.  1: Slave transaction done (ready for acknowledgment).                                    |
| 22:21 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 23    | SAL        | 0x0   | R  | Slave arbitration lost. SAL is set when the slave loses the arbitration during the data phase. A collision occurs when 2 devices transmit simultaneously 2 opposite values on the serial data line. The device that is pulling up the line, identifies the collision reading a 0 value on the sda_in signal, stops the transmission, releases the bus and waits for the idle state (STOP condition received) on the bus line. The device which transmits the first unique zero wins the bus arbitration. This interrupt is cleared by setting the related bit of the ICR register.  0: No slave arbitration lost.  1: Slave arbitration lost.                                                                                                                                                                               |
| 24    | MAL        | 0x0   | R  | Master arbitration lost. MAL is set when the master loses the arbitration. The status code word in the SR contains a specific error tag (CAUSE field) for this error condition. A collision occurs when 2 stations transmit simultaneously 2 opposite values on the serial line. The station that is pulling up the line, identifies the collision reading a 0 value on the sda_in signal, stops the transmission, leaves the bus and waits for the idle state (STOP condition received) on the bus line before retrying the same transaction. The station which transmits the first unique zero wins the bus arbitration. This interrupt is cleared by setting the related bit of the ICR register.  0: No master arbitration lost.  1: Master arbitration lost.                                                           |

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25    | BERR       | 0x0   | R  | Bus Error. BERR is set when an unexpected Start/Stop condition occurs during a transaction. The related actions are different, depending on the type of operation in progress. The status code word in the SR contains a specific error tag (CAUSE field) for this error condition. This interrupt is cleared by setting the related bit of the ICR register.  0: No bus error detection.  1: Bus error detection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 27:26 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 28    | MTDWS      | 0x0   | R  | Master transaction done without stop. MTDWS is set when a master operation (write or read) has been executed and a stop (MCR:P field) is not programmed. The application shall read the related transaction status (SR register), the pending data in the RX FIFO (only for a master read operation) and clear this interrupt (transaction acknowledgment). A subsequent master operation can be issued (by writing the MCR register) after clearing this interrupt. A subsequent slave operation will be notified (RISR:WTSR and RISR:RFSR interrupt bits assertion) after clearing this interrupt, meanwhile the I <sup>2</sup> C clock line will be stretched low. This interrupt is cleared by setting the related bit of the ICR register:  0: Master transaction acknowledged.  1: Master transaction done (ready for acknowledgment) and stop is not applied into the I <sup>2</sup> C bus. |
| 31:29 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Table 104: I2C - MISR register description: address offset I2CX\_BASE\_ADDR+0x34

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                        |
|-----|------------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | TXFEMIS    | 0x0   | R  | TX FIFO empty masked interrupt status.  0: TX FIFO is not empty.  1: TX FIFO is empty.                                                                                                                             |
| 1   | TXFNEMIS   | 0x0   | R  | TX FIFO nearly empty masked interrupt status.  0: Number of entries in TX FIFO greater than the TFTR:THRESHOLD_TX register.  1: Number of entries in TX FIFO less than or equal to the TFTR:THRESHOLD_TX register. |
| 2   | TXFFMIS    | 0x0   | R  | Tx FIFO full masked interrupt status.  0: TX FIFO is not full.  1: TX FIFO is full.                                                                                                                                |
| 3   | TXFOVRMIS  | 0x0   | R  | Tx FIFO overrun masked interrupt status.  0: No overrun condition occurred in TX FIFO.  1: Overrun condition occurred in TX FIFO.                                                                                  |
| 4   | RXFEMIS    | 0x0   | R  | RX FIFO empty masked interrupt status.  0: RX FIFO is not empty.  1: RX FIFO is empty.                                                                                                                             |

| Bit   | Field name   | Reset | RW   | Description                                                                                                                                                                               |
|-------|--------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Біс   | Tield Haille | Reset | 1244 | •                                                                                                                                                                                         |
| 5     | RXFNFMIS     | 0x0   | R    | RX FIFO nearly full masked interrupt status.  0: Number of entries in the RX FIFO less than the RFTR:THRESHOLD_RX register.  1: Number of entries in the RX FIFO greater than or equal to |
|       |              |       |      | the RFTR:THRESHOLD_RX register.                                                                                                                                                           |
|       |              |       |      | RX FIFO full masked interrupt status.                                                                                                                                                     |
| 6     | RXFFMIS      | 0x0   | R    | 0: RX FIFO is not full.                                                                                                                                                                   |
|       |              |       |      | 1: RX FIFO is full.                                                                                                                                                                       |
| 14:7  | RESERVED     | 0x0   | R    | RESERVED                                                                                                                                                                                  |
| 15    | LBRMIS       | 0x0   | R    | Length number of bytes received masked interrupt status.  0: Length number of bytes is not received.                                                                                      |
|       |              |       |      | 1: Length number of bytes is received.                                                                                                                                                    |
|       |              |       |      | Read-from-slave request masked interrupt status.                                                                                                                                          |
| 16    | RFSRMIS      | 0x0   | R    | 0: Read-from-slave request has been served.                                                                                                                                               |
|       |              |       |      | 1: Read-from-slave request is pending.                                                                                                                                                    |
|       |              |       |      | Read-from-slave empty masked interrupt status.                                                                                                                                            |
| 17    | RFSEMIS      | 0x0   | R    | 0: TX FIFO is not empty.                                                                                                                                                                  |
|       |              |       |      | 1: TX FIFO is empty with the read-from-slave operation in progress.                                                                                                                       |
|       |              |       |      | Write-to-slave request masked interrupt status.                                                                                                                                           |
| 18    | WTSRMIS      | 0x0   | R    | 0: No write-to-slave request pending.                                                                                                                                                     |
|       |              |       |      | 1: Write-to-slave request is pending.                                                                                                                                                     |
|       |              |       |      | Master transaction done masked interrupt status.                                                                                                                                          |
| 19    | MTDMIS       | 0x0   | R    | 0: Master transaction acknowledged.                                                                                                                                                       |
|       |              |       |      | 1: Master transaction done (ready for acknowledgment).                                                                                                                                    |
|       | OTDINO       |       |      | Slave transaction done masked interrupt status.                                                                                                                                           |
| 20    | STDMIS       | 0x0   | R    | Slave transaction acknowledged.     Slave transaction done (ready for acknowledgment).                                                                                                    |
| 22:21 | RESERVED     | 0x0   | R    | RESERVED                                                                                                                                                                                  |
| 22.21 | RESERVED     | 0.00  | IX.  | Slave arbitration lost masked interrupt status.                                                                                                                                           |
| 23    | SALMIS       | 0x0   | R    | 0: No slave arbitration lost.                                                                                                                                                             |
| 20    | O/ (LIVII)   | ONO   | '`   | 1: Slave arbitration lost.                                                                                                                                                                |
|       |              |       |      | Master arbitration lost masked interrupt status.                                                                                                                                          |
| 24    | MALMIS       | 0x0   | R    | 0: No master arbitration lost.                                                                                                                                                            |
|       |              |       |      | 1: Master arbitration lost.                                                                                                                                                               |
|       |              |       |      | Bus error masked interrupt status.                                                                                                                                                        |
| 25    | BERRMIS      | 0x0   | R    | 0: No bus error detection.                                                                                                                                                                |
|       |              |       |      | 1: Bus error detection.                                                                                                                                                                   |
| 27:26 | RESERVED     | 0x0   | R    | RESERVED                                                                                                                                                                                  |
|       |              |       |      | Master transaction done without stop masked interrupt status.                                                                                                                             |
| 28    | MTDWSMIS     | 0x0   | R    | 0: Master transaction acknowledged.                                                                                                                                                       |
|       |              |       |      | 1: Master transaction done (ready for acknowledgment) and                                                                                                                                 |
|       |              |       |      | stop is not applied into the I <sup>2</sup> C bus.                                                                                                                                        |

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                               |
|-----|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29  | PECERRMIS  | 0x0   | R  | PEC error in reception masked interrupt status.  0: No PEC error: receiver returns ACK after PEC reception (if CR:NACK = 0).  1: PEC error: receiver returns NACK after PEC reception (whatever CR:NACK). |
| 30  | TIMEOUTMIS | 0x0   | R  | Timeout or Tlow error masked interrupt status.  0: No timeout error.  1: SCL remained LOW for 25 ms (Timeout).                                                                                            |
| 31  | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                  |

Table 105: I2C - ICR register description: address offset I2CX\_BASE\_ADDR+0x38

| Bit   | Field name | Reset | RW                                                                                                                          | Description                                                                                       |  |
|-------|------------|-------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|
| 2:0   | RESERVED   | 0x0   | R                                                                                                                           | RESERVED                                                                                          |  |
| 3     | TXFOVRIC   | 0x0   | RW                                                                                                                          | Tx FIFO overrun interrupt clear. 0: Has no effect. 1: Clears interrupt pending.                   |  |
| 14:4  | RESERVED   | 0x0   | R                                                                                                                           | RESERVED                                                                                          |  |
| 15    | LBRIC      | 0x0   | RW                                                                                                                          | Length number of bytes received interrupt clear.  0: Has no effect.  1: Clears interrupt pending. |  |
| 16    | RFSRIC     | 0x0   | RW                                                                                                                          | Read-from-Slave request interrupt clear.  0: Has no effect.  1: Clears interrupt pending.         |  |
| 17    | RFSEIC     | 0x0   | RW                                                                                                                          | Read-from-Slave empty interrupt clear. 0: Has no effect. 1: Clears interrupt pending.             |  |
| 18    | WTSRIC     | 0x0   | <ul><li>Write-to-Slave request interrupt clear.</li><li>RW 0: Has no effect.</li><li>1: Clears interrupt pending.</li></ul> |                                                                                                   |  |
| 19    | MTDIC      | 0x0   | RW                                                                                                                          | Master Transaction done interrupt clear. 0: Has no effect. 1: Clears interrupt pending.           |  |
| 20    | STDIC      | 0x0   | RW                                                                                                                          | Slave transaction done interrupt clear. 0: Has no effect. 1: Clears interrupt pending.            |  |
| 22:21 | RESERVED   | 0x0   | R                                                                                                                           | RESERVED                                                                                          |  |
| 23    | SALIC      | 0x0   | RW                                                                                                                          | Slave arbitration lost interrupt clear.  0: Has no effect.  1: Clears interrupt pending.          |  |
| 24    | MALIC      | 0x0   | RW                                                                                                                          | Master arbitration lost interrupt clear.  0: Has no effect.  1: Clears interrupt pending.         |  |

| Bit   | Field name | Reset | RW | Description                                                                                            |  |
|-------|------------|-------|----|--------------------------------------------------------------------------------------------------------|--|
| 25    | BERRIC     | 0x0   | RW | Bus Error interrupt clear.  0: Has no effect.  1: Clears interrupt pending.                            |  |
| 27:26 | RESERVED   | 0x0   | R  | RESERVED                                                                                               |  |
| 28    | MTDWSIC    | 0x0   | RW | Master transaction done without stop interrupt clear.  0: Has no effect.  1: Clears interrupt pending. |  |
| 29    | PECERRIC   | 0x0   | RW | PEC error in reception interrupt clear.  0: Has no effect.  1: Clears interrupt pending.               |  |
| 30    | TIMEOUTIC  | 0x0   | RW | Timeout or Tlow error interrupt clear.  0: Has no effect.  1: Clears interrupt pending.                |  |
| 31    | RESERVED   | 0x0   | R  | RESERVED                                                                                               |  |

#### Table 106: I2C - THDDAT register description: address offset I2CX\_BASE\_ADDR+0x4C

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                        |  |
|------|------------|-------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8:0  | THDDAT     | 0x14  | RW | Hold time data value. In master or slave mode, when the I2C controller detects a falling edge in the SCL line, the counter, which is loaded by the THDDAT, is launched. Once the THDDAT value is reached, the data is transferred. |  |
| 31:9 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                           |  |

# Table 107: I2C - THDSTA\_FST\_STD register description: address offset I2CX\_BASE\_ADDR+0x50

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                             |  |
|-------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8:0   | THDSTA_STD | 0xE2  | RW | Hold time start condition value for standard mode. When the start condition is asserted, the decimeter loads the value of THDSTA_STD for standard mode, once the THDSTA_STD value is reached, the SCL line asserts low. |  |
| 22:15 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                |  |
| 24:16 | THDSTA_FST | 0x3F  | RW | Hold time start condition value for fast mode. When the star condition is asserted, the decimeter loads the value of THDSTA_FST for fast mode, once the THDSTA_FST value is reached, the SCL line assert slow.          |  |
| 31:25 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                |  |

# Table 108: I2C - TSUSTA\_FST\_STD register description: address offset I2CX\_BASE\_ADDR+0x58

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                 |  |
|-------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8:0   | TSUSTA_STD | 0xE2  | RW | Setup time start condition value for standard mode. After a non-stop on the SCL line the decimeter loads the value of TSUSTA_STD according to standard mode. Once the counter is expired, the start condition is generated. |  |
| 22:15 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                    |  |

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                  |  |
|-------|------------|-------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 24:16 | TSUSTA_FST | 0x1D  | RW | Setup time start condition value for fast mode. After a non-<br>stop on the SCL line the decimeter loads the value of<br>TSUSTA_FST according to fast mode. Once the counter is<br>expired the start condition is generated. |  |
| 31:25 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                     |  |

#### 3.11 Flash controller

#### 3.11.1 Flash controller introduction

The BlueNRG-1 integrates a Flash controller to interface the embedded Flash memory.

Main features are:

- Sector erase and mass erase
- 160 Kbyte Flash memory: 80 pages of 8 rows with 64 words each
- Flash programming
- Mass read
- Enable readout protection
- 32-bit read access
- 32-bit write access in single write and 4x32-bit in burst write (reduce programming time by 2)

#### 3.11.2 Flash controller functional description

The BlueNRG-1 embeds up to 160 KB (40960 x 32-bit) of internal Flash memory. A Flash interface implements instruction access and data access based on the AHB protocol. It implements the logic necessary to carry out the Flash memory operations (Program/Erase) controlled through the Flash registers.

Writing to Flash only allows clearing bits from '1' to '0'. This means any write from '0' to '1' implies erasing before performing a write.

Flash memory is composed of 80 pages containing 8 rows of 64 words ( $80 \times 8 \times 64 = 40960$  words). Each word is 32-bit = 4 bytes long which means 160 KB of Flash.

The address inside the ADDRESS register is built as follows:

ADDRESS[13:0] = XADR[9:0] & YADR[5:0] with:

- XADR[9:3] = page address
- XADR[2:0] = row address
- YADR[5:0] = word address (one word = four bytes)



One specific address can be written only twice between two erase actions even if each writing only clears bits.

## 3.11.2.1 Reading Flash memory

There are two possible read accesses:

 Read one single word: simple read as if RAM memory: read the desired Flash address and get read data on the bus.

MASSREAD command: read the full Flash memory and compare with expected content

There are two ways of using MASSREAD:

- Full Flash contains a fixed 32-bit pattern: indicate the expected pattern (value to be compared with each read value inside Flash) in the DATA register and check the READOK flag in the Interrupt register once the command is completed.
- 2. Request a MASSREAD command without specifying any expected read value and check the LFSRVAL register once the command is completed. This LFSRVAL register contains a signature of the memory read, built according to the following polynomial: x32 + x31 + x4 + x3 + x1 + 1 (seed value = 0xFFFF FFFF).

#### MASSREAD sequence:

- 1. Write in the DATA register the expected value (if MASSREAD is used in combination with the READOK flag).
- 2. Write the MASSREAD command (0x55) in the COMMAND register.
- Wait for the CMDSTART flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command has been taken into account and is under execution.
- 4. Clear the CMDSTART flag by writing CMDSTART to '1' in the IRQSTAT register.
- 5. Wait for the CMDDONE flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command is completed.
- 6. Check the READOK flag (expected high) in the IRQSTAT register or the LFSRVAL register value to ensure Flash memory content is the expected result.
- 7. Clear the CMDDONE flag by writing CMDDONE to '1' in the IRQSTAT register.

#### 3.11.2.2 Erasing Flash

The Flash controller allows erasing one page or the full main Flash.

ERASE sequence (erase one page):

- Write the page address to be erased by writing in the ADDRESS register the following value:
  - a. ADDRESS[15:9] = XADR[9:3] = page address to erase
  - b. ADDRESS[8:0] = 9'b0 (row and word addresses at zero).
- 2. Write the ERASE command (0x11) in the COMMAND register.
- 3. Wait for the CMDSTART flag in the IRQSTAT register (polling mode or interrupt mode) indicating command is taken into account and under execution.
- 4. Clear the CMDSTART flag by writing CMDSTART to '1' in the IRQSTAT register.
- 5. Wait for the CMDDONE flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command is completed.
- 6. Clear the CMDDONE flag by writing CMDDONE to '1' in the IRQSTAT register.

After this command, the erased page will contain only bits set to '1'.

MASSERASE sequence (erase completely main flash):

- 1. Write the MASSERASE command (0x22) in the COMMAND register.
- Wait for the CMDSTART flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command has been taken into account and is under execution.
- 3. Clear the CMDSTART flag by writing CMDSTART to '1' in the IRQSTAT register.
- 4. Wait for the CMDDONE flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command is completed.
- 5. Clear the CMDDONE flag by writing CMDDONE to '1' in the IRQSTAT register.

After this command, the full main Flash will contain only bits set to '1'.

## 3.11.2.3 Write function examples

The Flash Controller allows writing one word (WRITE), up to 4 words (BURSTWRITE) or the full main Flash memory (with a single fixed word).

Note: As a write can only program to '0' on bits already set to '1', it is necessary to erase the page and request that the bits be set to '1' (instead of '0') in order to re-write to '0'.

#### **WRITE** sequence:

- 1. Indicate the location to write by filling the ADDRESS register with the targeted address (page, row and word number)
- 2. Write the value to program in the DATA register.
- 3. Write the WRITE command (0x33) in the COMMAND register.
- 4. Wait for the CMDSTART flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command has been taken into account and is under execution.
- 5. Clear the CMDSTART flag by writing CMDSTART to '1' in the IRQSTAT register.
- Wait for the CMDDONE flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command is completed.
- 7. Clear the CMDDONE flag by writing CMDDONE to '1' in the IRQSTAT register.

#### **BUSRTWRITE** sequence:

- Indicate the location to write by filling the ADDRESS register with the targeted address
  of the first data to write (page, row and word number). DATA0 will be written and
  ADDRESS, DATA1 at ADDRESS+1 and so on. (Write the values to program in the
  DATA0-3 registers. To write less than four words, write 0xFFFFFFF in the unused
  DATA1-3 registers.)
- 2. Write the BURSTWRITE command (0xCC) in the COMMAND register.
- Wait for the CMDSTART flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command has been taken into account and is under execution
- 4. Clear the CMDSTART flag by writing CMDSTART to '1' in the IRQSTAT register.
- 5. Wait for the CMDDONE flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command is completed.
- 6. Clear the CMDDONE flag by writing CMDDONE to '1' in the IRQSTAT register.

#### **MASSWRITE** sequence:

- Write the unique value to program in all the main Flash memory in the DATA register.
- 2. Write the MASSWRITE command (0x44) in the COMMAND register.
- 3. Wait for the CMDSTART flag in the IRQSTAT register (polling mode or interrupt mode) indicating that the command has been taken into account and is under execution.
- 4. Clear the CMDSTART flag by writing CMDSTART to '1' in the IRQSTAT register.
- Wait for the CMDDONE flag in the IRQSTAT register (polling mode or interrupt mode), indicating that the command is completed.
- Clear the CMDDONE flag by writing CMDDONE to '1' in the IRQSTAT register.

#### 3.11.2.4 Flash readout protection

It is possible to protect flash memory from unwanted access while in debug mode, this is normally used to avoid copy or reverse engineering of a deployed application in the market.

If the readout protection mechanism is activated, as soon as Cortex-M0 is halted, any access to Flash memory will return a fixed 0x0 value and generate an AHB error if a debugger tries to read it.

Note that RAM memory debug accesses are also disabled by this lock protection.

Enabling Readout protection:

1. Program a secret 64 bit sequence in the last two word address of the user flash. The secret 64 bit sequence can be anything different from 0xFFFFFFFF, 0xFFFFFFF.

Disable readout protection:

1. Perform a mass erase of the user flash

#### 3.11.2.5 Flash command list

The valid command values list for the COMMAND register is reported in the table below.

Table 109: Flash commands

| Command    |                                                                                   |       |
|------------|-----------------------------------------------------------------------------------|-------|
| name       | Description                                                                       | Value |
| ERASE      | Erase page defined by register ADDRESS                                            | 0x11  |
| MASSERASE  | Mass erase (Flash is complexly erased)                                            | 0x22  |
| WRITE      | Program one location (defined by registers DATA and ADDRESS)                      | 0x33  |
| MASSWRITE  | Program all locations with the same value (DATA register value)                   | 0x44  |
| MASSREAD   | Read all locations and compare with DATA register value or produce LFSR signature | 0x55  |
| BURSTWRITE | Burst write operation                                                             | 0xCC  |

## 3.11.2.6 Flash interface timing characteristics

Table 110: Flash interface timing

|                         |     | 9    |     |      |
|-------------------------|-----|------|-----|------|
| Description             | Min | Тур  | Max | Unit |
| Page erase time         | 20  | 21.5 | 40  | ms   |
| Mass erase time         | 20  | 21.5 | 40  | ms   |
| Program time WRITE      | 20  | 21   | 40  | us   |
| Program time BURSTWRITE | 20  | 11   | 40  | us   |

## 3.11.3 Flash controller registers

Flash controller peripheral base address (FLASH\_BASE\_ADDR) 0x40100000.

Table 111: FLASH controller registers

| rable first Extended regions. |         |    |                   |                                                                           |  |  |  |
|-------------------------------|---------|----|-------------------|---------------------------------------------------------------------------|--|--|--|
| Address offset                | Name    | RW | Reset Description |                                                                           |  |  |  |
| 0x00                          | COMMAND | RW | 0x00000000        | Commands for the module                                                   |  |  |  |
| 0x04                          | CONFIG  | RW | 0x00000000        | Configure the wrapper                                                     |  |  |  |
| 0x08                          | IRQSTAT | RW | 0x00000000        | Flash status interrupt (masked). Refer to the detailed description below. |  |  |  |
| 0x0C                          | IRQMASK | RW | 0x0000003F        | Mask for interrupts. Refer to the detailed description below.             |  |  |  |
| 0x10                          | IRQRAW  | RW | 0x00000000        | Status interrupts (unmasked). Refer to the detailed description below.    |  |  |  |

| Address offset | Name      | RW | Reset      | Description                                               |
|----------------|-----------|----|------------|-----------------------------------------------------------|
| 0x14           | SIZE      | R  | 0x00000000 | Indicates the last usable address of the main Flash       |
| 0x18           | ADDRESS   | RW | 0x00000000 | Address for programming Flash, will auto-<br>increment    |
| 0x24           | LFSRVAL   | R  | 0xFFFFFFF  | LFSR register needed for check after MASS<br>READ command |
| 0x28           | TIMETRIM1 | RW | 0x0B061515 | Trimming values for Flash erase/modify sequences          |
| 0x2C           | TIMETRIM2 | RW | 0x0B156506 | Trimming values for Flash erase/modify sequences          |
| 0x30           | TIMETRIM3 | RW | 0x00000011 | Trimming values for Flash wake-up sequence                |
| 0x40           | DATA0     | RW | 0xFFFFFFF  | Program cycle data                                        |
| 0x44           | DATA1     | RW | 0xFFFFFFF  | Program cycle data                                        |
| 0x48           | DATA2     | RW | 0xFFFFFFF  | Program cycle data                                        |
| 0x4C           | DATA3     | RW | 0xFFFFFFF  | Program cycle data                                        |

# Table 112: FLASH – COMMAND register description: address offset FLASH\_BASE\_ADDR+0x00

| Bit  | Field name | Reset      | RW | Description             |
|------|------------|------------|----|-------------------------|
| 31:0 | COMMAND    | 0x00000000 | RW | Command for the module. |

#### Table 113: FLASH - CONFIG register description: address offset FLASH\_BASE\_ADDR+0x04

| Bit  | Field name | Reset      | RW | Description            |
|------|------------|------------|----|------------------------|
| 31:0 | CONFIG     | 0x00000000 | RW | Configure the wrapper. |

## Table 114: FLASH - IRQSTAT register description: address offset FLASH\_BASE\_ADDR+0x08

| Bit  | Field name | Reset | RW | Description                                                     |
|------|------------|-------|----|-----------------------------------------------------------------|
| 0    | CMDDONE    | 0x0   | RW | Command is done. 1: clear the interrupt pending bit.            |
| 1    | CMDSTART   | 0x0   | RW | Command is started.1: clear the interrupt pending bit.          |
| 2    | CMDERR     | 0x0   | RW | Command written while BUSY. 1: clear the interrupt pending bit. |
| 3    | ILLCMD     | 0x0   | RW | Illegal command written. 1: clear the interrupt pending bit.    |
| 4    | READOK     | 0x0   | RW | Mass read was OK. 1: clear the interrupt pending bit.           |
| 5    | FLNREADY   | 0x0   | RW | Flash not ready (sleep). 1: clear the interrupt pending bit.    |
| 31:6 | RESERVED   | 0x0   | R  | RESERVED                                                        |

Table 115: FLASH - IRQMASK register description: address offset FLASH\_BASE\_ADDR+0x0C

| Bit  | Field name | Reset | RW | Description                |  |  |  |  |
|------|------------|-------|----|----------------------------|--|--|--|--|
| 0    | CMDDONE    | 0x1   | RW | Command is done.           |  |  |  |  |
| 1    | CMDSTART   | 0x1   | RW | Command is started.        |  |  |  |  |
| 2    | CMDERR     | 0x1   | RW | Command written while BUSY |  |  |  |  |
| 3    | ILLCMD     | 0x1   | RW | Illegal command written    |  |  |  |  |
| 4    | READOK     | 0x1   | RW | Mass read was OK.          |  |  |  |  |
| 5    | FLNREADY   | 0x1   | RW | Flash not ready (sleep).   |  |  |  |  |
| 31:6 | RESERVED   | 0x0   | R  | RESERVED                   |  |  |  |  |

#### Table 116: FLASH - IRQRAW register description: address offset FLASH\_BASE\_ADDR+0x10

| Bit  | Field name | Reset | RW | Description                |
|------|------------|-------|----|----------------------------|
| 0    | CMDDONE    | 0x0   | RW | Command is done.           |
| 1    | CMDSTART   | 0x0   | RW | Command is started.        |
| 2    | CMDERR     | 0x0   | RW | Command written while BUSY |
| 3    | ILLCMD     | 0x0   | RW | Illegal command written    |
| 4    | READOK     | 0x0   | RW | Mass read was OK.          |
| 5    | FLNREADY   | 0x0   | RW | Flash not ready (sleep).   |
| 31:6 | RESERVED   | 0x0   | R  | RESERVED                   |

#### Table 117: FLASH – SIZE register description: address offset FLASH\_BASE\_ADDR+0x14

| Bit  | Field name | Reset      | RW | Description                                     |
|------|------------|------------|----|-------------------------------------------------|
| 31:0 | SIZE       | 0x00000000 | R  | Indicates the last usable address of the flash. |

#### Table 118: FLASH - ADDRESS register description: address offset FLASH\_BASE\_ADDR+0x18

| Bit  | Field name | Reset      | RW | Description                                         |
|------|------------|------------|----|-----------------------------------------------------|
| 31:0 | ADDRESS    | 0x00000000 | RW | Address for programming flash, will auto-increment. |

#### Table 119: FLASH - LFSRVAL register description: address offset FLASH\_BASE\_ADDR+0x24

| Bit  | Field name | Reset     | RW | Description                                            |
|------|------------|-----------|----|--------------------------------------------------------|
| 31:0 | LFSRVAL    | 0xFFFFFFF | R  | LFSR register needed for check after MASSREAD command. |

## Table 120: FLASH – TIMETRIM1 register description: address offset FLASH\_BASE\_ADDR+0x28

| Bit  | Field name | Reset      | RW | Description                                       |
|------|------------|------------|----|---------------------------------------------------|
| 31:0 | TIMETRIM1  | 0x0B061515 | RW | Trimming values for flash erase/modify sequences. |

## Table 121: FLASH – TIMETRIM2 register description: address offset FLASH BASE ADDR+0x2C

| Bit  | Field name | Reset      | RW | Description                                       |  |  |  |
|------|------------|------------|----|---------------------------------------------------|--|--|--|
| 31:0 | TIMETRIM2  | 0x0B156506 | RW | Trimming values for flash erase/modify sequences. |  |  |  |

## Table 122: FLASH – TIMETRIM3 register description: address offset FLASH\_BASE\_ADDR+0x30

| Bit  | Field name | Reset      | RW | Description                                 |
|------|------------|------------|----|---------------------------------------------|
| 31:0 | TIMETRIM3  | 0x00000011 | RW | Trimming values for flash wake-up sequence. |

#### Table 123: FLASH - DATA0 register description: address offset FLASH\_BASE\_ADDR+0x40

| Bit  | Field name | Reset     | RW | Description         |
|------|------------|-----------|----|---------------------|
| 31:0 | DATA0      | 0xFFFFFFF | RW | Program cycle data. |

#### Table 124: FLASH - DATA1 register description: address offset FLASH\_BASE\_ADDR+0x44

| Bit  | Field name | Reset     | RW | Description         |
|------|------------|-----------|----|---------------------|
| 31:0 | DATA1      | 0xFFFFFFF | RW | Program cycle data. |

#### Table 125: FLASH – DATA2 register description: address offset FLASH\_BASE\_ADDR+0x48

| Bit  | Field name | Reset     | RW | Description         |
|------|------------|-----------|----|---------------------|
| 31:0 | DATA2      | 0xFFFFFFF | RW | Program cycle data. |

#### Table 126: FLASH - DATA3 register description: address offset FLASH\_BASE\_ADDR+0x4C

| Bit  | Field name | Reset     | RW | Description         |
|------|------------|-----------|----|---------------------|
| 31:0 | DATA3      | 0xFFFFFFF | RW | Program cycle data. |

## 3.12 GPIO

## 3.12.1 Introduction

The BlueNRG-1 offers 14 GPIOs (WCSP34 package) or 15 GPIOs (QFN32 package).

The programmable I/O pin can be configured for operating as:

- Programmable GPIOs
- Peripheral input or output line of standard communication interfaces
- PDM processor data/clock
- 2 PWM sources (PWM0 and PWM1 independently configurable) and 4 PWM output pins (IO2, IO3, IO4 and IO5).
- 5 wakeup sources from standby and sleep mode
- Each I/O can generate an interrupt independently to the selected mode. Interrupts are generated depending on a level or edge

## 3.12.2 Functional description

In the table below is reported the GPIO configuration table where at each IO pin is associated the related functions.

Table 127: IO functional map

| Pin  | GPIO mode<br>"000" |            | Mode serial1 '001" |          | Mode serial0<br>'100' |                       | Microphone/ADC mode '101' |          |  |
|------|--------------------|------------|--------------------|----------|-----------------------|-----------------------|---------------------------|----------|--|
| name | Туре               | Signal     | Туре               | Signal   | Туре                  | Signal                | Туре                      | Signal   |  |
| IO0  | I/O                | GPIO 0     | I                  | UART_CTS | I/O                   | SPI_CLK               | -                         | -        |  |
| IO1  | I/O                | GPIO 1     | 0                  | UART_RTS | I/O                   | SPI_CS1               | I                         | PDM_DATA |  |
| IO2  | I/O                | GPIO 2     | 0                  | PWM0     | 0                     | SPI_OUT               | 0                         | PDM_CLK  |  |
| IO3  | I/O                | GPIO 3     | 0                  | PWM1     | I                     | SPI_IN                | 0                         | ADC_CLK  |  |
| IO4  | I/O                | GPIO 4     | I                  | UART_RXD | I/O                   | I2C2_CLK              | 0                         | PWM0     |  |
| IO5  | I/O                | GPIO 5     | 0                  | UART_TXD | I/O                   | I2C2_DAT              | 0                         | PWM1     |  |
| IO6  | I/O                | GPIO 6     | 0                  | UART_RTS | I/O                   | I2C2_CLK              | I                         | PDM_DATA |  |
| 107  | I/O                | GPIO 7     | I                  | UART_CTS | I/O                   | I2C2_DAT              | 0                         | PDM_CLK  |  |
| IO8  | I/O                | GPIO 8     | 0                  | UART_TXD | I/O                   | SPI_CLK               | I                         | PDM_DATA |  |
| IO9  | I/O                | GPIO 9     | I                  | SWCLK    | I                     | SPI_IN                | -                         | -        |  |
| IO10 | I/O                | GPIO<br>10 | ı                  | SWDIO    | 0                     | SPI_OUT               | -                         | -        |  |
| IO11 | I/O                | GPIO<br>11 | ı                  | UART_RXD | I/O                   | SPI_CS1               | -                         | -        |  |
| IO12 | OD                 | GPIO<br>12 | I                  | -        | I/O                   | I <sup>2</sup> C1_CLK | ı                         | -        |  |
| IO13 | OD                 | GPIO<br>13 | ı                  | UART_CTS | I/O                   | I <sup>2</sup> C1_DAT | -                         | -        |  |
| IO14 | I/O                | GPIO<br>14 | I/O                | I2C1_CLK | I/O                   | SPI_CLK               | 0                         | ADC_DATA |  |

<sup>&</sup>lt;sup>a</sup> I2C IO12 and IO13 need external pull-up

108/173 DocID028866 Rev 1

# 3.12.2.1 GPIO interrupts

Each IO in GPIO mode can be used as interrupt source from external signal. The trigger event is both edge and level sensitive according to configuration. All the configuration are reported in table below.

Table 128: GPIO interrupt modes

| Configuration | Interrupt mode |             |            |           |            |  |  |  |
|---------------|----------------|-------------|------------|-----------|------------|--|--|--|
| Configuration | Falling edge   | Rising edge | Both edges | Low level | High level |  |  |  |
| IOIS          | 0              | 0           | 0          | 1         | 1          |  |  |  |
| IOIBE         | 0              | 0           | 1          | NA        | NA         |  |  |  |
| IOIEV         | 0              | 1           | NA         | 0         | 1          |  |  |  |

The interrupt is enabled by writing 1 in the IO\_MIS register, in the position with same number of the IO desired. Once the interrupt occurs, it can be cleared by writing 1 in the IO\_IC register. All the interrupts drive a single interrupt signal of the NVIC.

# 3.12.2.2 GPIO characteristics

By default all the GPIO pins are configured as input with related pull-up or pull-down resistor enabled according to table below.

**Table 129: Pin characteristics** 

| Name | Туре | Buffer strength | Pull-up / pull-down availability | Reset state     |
|------|------|-----------------|----------------------------------|-----------------|
| IO0  | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |
| IO1  | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |
| IO2  | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |
| IO3  | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |
| IO4  | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |
| IO5  | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |
| IO6  | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |
| DIO7 | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |
| IO8  | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |
| IO9  | I/O  | 2 / 4 mA        | Pull- up                         | Input pull-up   |
| IO10 | I/O  | 2 / 4 mA        | Pull- up                         | Input pull-up   |
| IO11 | I/O  | 2 / 4 mA        | Pull-up                          | Input pull-up   |
| IO12 | I/O  | 10 mA           | No pull                          | Input           |
| IO13 | I/O  | 10 mA           | No pull                          | Input           |
| IO14 | I/O  | 2 / 4 mA        | Pull-down                        | Input pull-down |

Table 130: IO pull values

| Name                                        | Description name | Min. | Тур. | Max.   | Unit |
|---------------------------------------------|------------------|------|------|--------|------|
| Digital input and output when 1.8 V supply. |                  |      |      |        |      |
| RPD                                         | Pull-down value  | 117  | 202  | 363    | ۲.0  |
| RPU                                         | Pull-up value    | 135  | 211  | 334 κΩ |      |

| Name            | Description name | Min. | Тур. | Max. | Unit |
|-----------------|------------------|------|------|------|------|
| Digital input a |                  |      |      |      |      |
| RPD             | Pull-down value  | 53   | 84   | 144  | kΩ   |
| RPU             | Pull-up value    | 57   | 81   | 122  | K12  |

# 3.12.3 **GPIO** registers

GPIO peripheral base address (GPIO\_BASE\_ADDR) 0x40000000.

Table 131: GPIO registers

| Table 131: GPIO registers |       |    |            |                                                                                                                                                                                                   |  |  |
|---------------------------|-------|----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Address<br>offset         | Name  | RW | Reset      | Description                                                                                                                                                                                       |  |  |
| 0x00                      | DATA  | RW | 0x00000000 | IO0 to IO14 data value.  Writing to a bit will drive the written value on the corresponding IO when it is configured in GPIO mode and the output direction. Reading a bit indicates the pin value |  |  |
| 0x04                      | OEN   | RW | 0x00000000 | GPIO output enable register (1 bit per GPIO). 0: input mode. 1: output mode                                                                                                                       |  |  |
| 0x08                      | PE    | RW | 0x03FFFFFF | Pull enable (1 bit per IO). 0: pull disabled. 1: pull enabled                                                                                                                                     |  |  |
| 0x0C                      | DS    | RW | 0x00000000 | IO driver strength (1 bit per IO). 0: 2mA. 1: 4 mA                                                                                                                                                |  |  |
| 0x10                      | IS    | RW | 0x00000000 | Interrupt sense register (1 bit per IO). 0: edge detection. 1: level detection                                                                                                                    |  |  |
| 0x14                      | IBE   | RW | 0x00000000 | Interrupt edge register (1 bit per IO). 0: single edge. 1: both edges                                                                                                                             |  |  |
| 0x18                      | IEV   | RW | 0x00000000 | Interrupt event register (1 bit per IO). 0: falling edge or low level. 1: rising edge or high level                                                                                               |  |  |
| 0x1C                      | IE    | RW | 0x00000000 | Interrupt mask register (1 bit per IO). 0: Interrupt disabled. 1: Interrupt enabled.                                                                                                              |  |  |
| 0x24                      | MIS   | R  | 0x00000000 | Masked interrupt status register (1 bit per IO)                                                                                                                                                   |  |  |
| 0x28                      | IC    | W  | 0x00000000 | Interrupt clear register (1 bit per IO). 0: no effect. 1: clear interrupt                                                                                                                         |  |  |
| 0x2C                      | MODE0 | RW | 0x00000000 | Select mode for IO0 to DIO7.  000b: GPIO mode.  001b: Serial1 mode.  100b: Serial0 mode.  101b: Microphone/ADC mode.  Refer to the detailed description below.                                    |  |  |

| Address offset | Name  | RW | Reset      | Description                                                                                                                                               |
|----------------|-------|----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x30           | MODE1 | RW | 0x00000110 | Select mode for IO8 to IO14. 000b: GPIO mode. 001b: Serial1 mode. 100b: Serial0 mode. 101b: Microphone/ADC mode. Refer to the detailed description below. |
| 0x3C           | DATS  | RW | 0x00000000 | Set some bits of DATA when in GPIO mode without affecting the others (1 bit per IO).  0: no effect.  1: set at 1 the bit                                  |
| 0x40           | DATC  | RW | 0x00000000 | Clear some bits of DATA when in GPIO mode without affecting the others (1 bit per IO).  0: no effect.  1: clear at 0 the bit                              |
| 0x44           | MFTX  | RW | 0x00000000 | Select the IO to be used as capture input for the MFTX timers. Refer to the detailed description below.                                                   |

# Table 132: GPIO – DATA register description: address offset GPIO\_BASE\_ADDR+0x00

| Bit  | Field name | Reset      | RW | Description                                                                                                                                                                                        |  |
|------|------------|------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:0 | DATA       | 0x00000000 | RW | IO0 to IO14 data value.  Writing to a bit will drive the written value on the corresponding IO when it is configured in GPIO mode and the output direction. Reading a bit indicates the pin value. |  |

# Table 133: GPIO – OEN register description: address offset GPIO\_BASE\_ADDR+0x04

| Bit  | Field name | Reset      | RW | Description                                                                                                        |
|------|------------|------------|----|--------------------------------------------------------------------------------------------------------------------|
| 31:0 | OEN        | 0x00000000 | RW | <ul> <li>GPIO output enable register (1 bit per GPIO).</li> <li>0: Input mode.</li> <li>1: Output mode.</li> </ul> |

# Table 134: GPIO – PE register description: address offset GPIO\_BASE\_ADDR+0x08

| Bit  | Field name | Reset      | RW | Description                                                      |
|------|------------|------------|----|------------------------------------------------------------------|
| 31:0 | PE         | 0x03FFFFFF | RW | Pull enable (1 bit per IO).  O: Pull disabled.  1: Pull enabled. |

# Table 135: GPIO – DS register description: address offset GPIO\_BASE\_ADDR+0x0C

| Bit  | Field name | Reset      | RW | Description                                           |
|------|------------|------------|----|-------------------------------------------------------|
| 31:0 | DS         | 0x00000000 | RW | IO driver strength (1 bit per IO).  O: 2mA.  1: 4 mA. |

# Table 136: GPIO - IS register description: address offset GPIO\_BASE\_ADDR+0x10

| Bit  | Field name | Reset      | RW Description |                                                                                 |
|------|------------|------------|----------------|---------------------------------------------------------------------------------|
| 31:0 | IS         | 0x00000000 | RW             | Interrupt sense register (1 bit per IO).  O: Edge detection  1: Level detection |

#### Table 137: GPIO - IBE register description: address offset GPIO\_BASE\_ADDR+0x14

| Bit  | Field name | Reset      | RW | Description                                                           |  |
|------|------------|------------|----|-----------------------------------------------------------------------|--|
| 31:0 | IBE        | 0x00000000 | RW | Interrupt edge register (1 bit per IO).  O: Single edge 1: Both edges |  |

#### Table 138: GPIO – IEV register description: address offset GPIO\_BASE\_ADDR+0x18

| Bit  | Field name | Reset      | RW | Description                                                                                          |  |  |
|------|------------|------------|----|------------------------------------------------------------------------------------------------------|--|--|
| 31:0 | IEV        | 0x00000000 | RW | Interrupt event register (1 bit per IO).  O: Falling edge or low level  1: Rising edge or high level |  |  |

# Table 139: GPIO – IE register description: address offset GPIO\_BASE\_ADDR+0x1C

| Bit  | Field name | Reset      | RW | Description                                                                            |  |  |
|------|------------|------------|----|----------------------------------------------------------------------------------------|--|--|
| 31:0 | IE         | 0x00000000 | RW | Interrupt mask register (1 bit per IO).  O: Interrupt disabled.  1: Interrupt enabled. |  |  |

# Table 140: GPIO - MIS register description: address offset GPIO\_BASE\_ADDR+0x24

| Bit  | Field name | Reset      | RW | Description                                      |
|------|------------|------------|----|--------------------------------------------------|
| 31:0 | MIS        | 0x00000000 | R  | Masked interrupt status register (1 bit per IO). |

#### Table 141: GPIO - IC register description: address offset GPIO\_BASE\_ADDR+0x28

| Bit  | Field name | Reset      | RW Description |                                                                            |  |  |
|------|------------|------------|----------------|----------------------------------------------------------------------------|--|--|
| 31:0 | IC         | 0x00000000 | w              | Interrupt clear register (1 bit per IO).  O: No effect  1: Clear interrupt |  |  |

# Table 142: GPIO - MODE0 register description: address offset GPIO\_BASE\_ADDR+0x2C

| Bit  | Field name | Reset | RW | Description |
|------|------------|-------|----|-------------|
| 2:0  | IO0        | 0x0   | RW | IO0 mode    |
| 3    | RESERVED   | 0x0   | R  | RESERVED    |
| 6:4  | IO1        | 0x0   | RW | IO1 mode    |
| 7    | RESERVED   | 0x0   | R  | RESERVED    |
| 10:8 | IO2        | 0x0   | RW | IO2 mode    |

| Bit   | Field name | Reset | RW | Description |
|-------|------------|-------|----|-------------|
| 11    | RESERVED   | 0x0   | R  | RESERVED    |
| 14:12 | IO3        | 0x0   | RW | IO3 mode    |
| 15    | RESERVED   | 0x0   | R  | RESERVED    |
| 18:16 | 104        | 0x0   | RW | IO4 mode    |
| 19    | RESERVED   | 0x0   | R  | RESERVED    |
| 22:20 | IO5        | 0x0   | RW | IO5 mode    |
| 23    | RESERVED   | 0x0   | R  | RESERVED    |
| 26:24 | 106        | 0x0   | RW | IO6 mode    |
| 27    | RESERVED   | 0x0   | R  | RESERVED    |
| 30:28 | DIO7       | 0x0   | RW | DIO7 mode   |
| 31    | RESERVED   | 0x0   | R  | RESERVED    |

Table 143: GPIO - MODE1 register description: address offset GPIO\_BASE\_ADDR+0x30

| Bit   | Field name | Reset | RW | Description |
|-------|------------|-------|----|-------------|
| 2:0   | IO8        | 0x0   | RW | IO8 mode    |
| 3     | RESERVED   | 0x0   | R  | RESERVED    |
| 6:4   | IO9        | 0x1   | RW | IO9 mode    |
| 7     | RESERVED   | 0x0   | R  | RESERVED    |
| 10:8  | IO10       | 0x1   | RW | IO10 mode   |
| 11    | RESERVED   | 0x0   | R  | RESERVED    |
| 14:12 | IO11       | 0x0   | RW | IO11 mode   |
| 15    | RESERVED   | 0x0   | R  | RESERVED    |
| 18:16 | IO12       | 0x0   | RW | IO12 mode   |
| 19    | RESERVED   | 0x0   | R  | RESERVED    |
| 22:20 | IO13       | 0x0   | RW | IO13 mode   |
| 23    | RESERVED   | 0x0   | R  | RESERVED    |
| 26:24 | IO14       | 0x0   | RW | IO14 mode   |
| 31:27 | RESERVED   | 0x0   | R  | RESERVED    |

Table 144: GPIO - DATS register description: address offset GPIO\_BASE\_ADDR+0x3C

| Bit  | Field name | Reset      | RW | Description                                                                                                            |
|------|------------|------------|----|------------------------------------------------------------------------------------------------------------------------|
| 31:0 | DATS       | 0x00000000 | RW | Set some bits of DATA when in GPIO mode without affecting the others (1 bit per IO).  O: No effect 1: Set at 1 the bit |

Table 145: GPIO - DATC register description: address offset GPIO\_BASE\_ADDR+0x40

| Bit  | Field name | Reset      | RW | Description                                                                                                                |  |  |
|------|------------|------------|----|----------------------------------------------------------------------------------------------------------------------------|--|--|
| 31:0 | DATC       | 0x00000000 | RW | Clear some bits of DATA when in GPIO mode without affecting the others (1 bit per IO).  O: No effect 1: Clear at 0 the bit |  |  |

# Table 146: GPIO - MFTX register description: address offset GPIO\_BASE\_ADDR+0x44

| Bit   | Field name   | Reset | RW | Description                                                            |
|-------|--------------|-------|----|------------------------------------------------------------------------|
| 7:0   | MFT1_TIMER_A | 0x0   | RW | MFT1 timer A.                                                          |
| 15:8  | MFT1_TIMER_B | 0x0   | RW | MFT1 timer B.                                                          |
| 23:16 | MFT2_TIMER_A | 0x0   | RW | MFT2 timer A.                                                          |
| 31:24 | MFT2_TIMER_B | 0x0   | RW | MFT2 timer B.  • 0x00: IO0.  • 0x01: IO1  • 0x02: IO2  •  • 0x0E: IO14 |

# 3.13 MFT

# 3.13.1 MFT introduction

The BlueNRG-1 integrates two multi functions timers (MFT).

Main features are:

- Two 16-bit programmable timer/counters.
- Two 16-bit reload/capture registers that function either as reload registers or as capture registers, depending on the mode of operation.
- An 8-bit fully programmable clock prescaler.
- Clock source selectors that allow each counter to operate in:
  - Pulse-accumulate mode
  - External-event mode
  - Prescaled system clock mode
  - Slow clock input mode (available only if 32 MHz system clock is used, allows to divide by 2 and obtains a 16 MHz system clock as clock source).
- Two I/O pins (TnA and TnB) with programmable edge detection that operate as:
  - Capture and preset inputs
  - External event (clock) inputs
  - PWM outputs.
- Two interrupts, one for each counter, that can be triggered by a:
  - Timer underflow
  - Timer reload
  - Input capture
  - Pulse train for generation of single or multiple PWM pulses.

# 3.13.2 MFT functional description

The MFT can be configured in five different modes. At each mode is associated a particular function for the two timers both for counter and reload registers as reported in *Table 147:* "MFT modes".

Table 147: MFT modes

| Mode | Description                                             | Timer<br>Counter 1<br>(TnCNT1)  | Reload / capture A<br>(TnCRB)                         | Reload / Capture<br>B (TnCRB)                         | Timer<br>Counter 2<br>(TnCNT2) |
|------|---------------------------------------------------------|---------------------------------|-------------------------------------------------------|-------------------------------------------------------|--------------------------------|
| 1    | PWM and<br>system timer or<br>external event<br>counter | Counter for PWM                 | Auto reload A = PWM time 1                            | Auto reload B = PWM time 2                            | System time or external event  |
| 1a   | PWM pulse train                                         | Counter for PWM                 | Auto reload A = PWM time 1                            | Auto reload B=<br>PWM time 2                          | Pulse<br>counter               |
| 2    | Dual-input<br>capture and<br>system timer               | Capture A<br>and B time<br>base | Capture<br>timer/counter 1<br>value upon TnA<br>event | Capture<br>Timer/counter 1<br>value upon TnB<br>event | System timer                   |
| 3    | Dual independent timer                                  | Time base for first timer       | Reload register fortimer/counter 1                    | Reload register for timer/counter 2                   | Time base for second timer     |
| 4    | Single-input capture and single timer                   | Time base for first timer       | Reload register forTimer/Counter 1                    | Capture<br>timer/counter 1<br>value upon TnB<br>event | Capture B time base            |

# 3.13.2.1 MFT mode 1: processor-independent PWM

In Mode1, the timer counter 1 (TnCNT1) can be used to generate a PWM signal on an output pin of the device. In this mode, the PWM output can emulate a clock signal with customized duty-cycle. Indeed, the TnCNT1 is alternatively reloaded by TnCRB and TnCRB registers. The initial value of the PWM output signal can be selected by software to be either high or low thanks to the TnAOUT bit in TnMCTRL register. This bit impacts which reload value, is used for high level and low level of the PWM signal as shown in Figure 11: "PWM signal" below.



Figure 11: PWM signal

When started the first time, the TnCNT1 starts with value preprogrammed in the register and count down at the clock rate selected by the Timer/Counter 1 clock selector (TnCKC register). When an underflow occurs, the TnCNT1 is reloaded alternatively with TnCRB and TnCRB registers (in this order) and counting proceeds downward from the loaded value.

Any time the counter is stopped by choosing "no-clock" by the Timer/Counter 1 clock selector, it will obtain its first reload value after it has been started again from the TnCRB register. Each time the counter is stopped and then restarted, it obtains its first reload value from the TnCRB register. This is true whether the timer is restarted upon Reset, after entering mode 1 from another mode, or after stopping and restarting the clock with the Timer/Counter1 clock selector.

In figure below the block diagram related to the MFT mode 1.



Figure 12: MFT mode 1 block diagram

In this mode, the timer toggles the TnA output upon underflow which is connected to PWMx pin of the BlueNRG1. This generates a clock signal on TnA with the width and duty cycle controlled by the values stored in the TnCRB and TnCRB registers.

This is a "processor-independent" PWM clock because once the timer is set up, no more interaction is required from the software and the CPU in order to generate the PWM signal.

The timer can generate separate interrupts upon reload from TnCRB and TnCRB. The TnAPND or TnBPND flags, which are set by the hardware upon occurrence of a timer reload, indicate which interrupt has occurred.

In this mode of operation, Timer/Counter 2 can be used as a simple system timer or an external-event counter. Counter TnCNT2 counts down with the clock selected by the Timer/Counter 2 clock selector, and can be configured to generate an interrupt upon underflow if enabled by the TnDIEN bit.

The interrupts can be enabled or disabled by software.

### 3.13.2.2 MFT mode 1a: PWM pulse-train mode

Mode1a is used to output a PWM signal thanks to Timer/Counter 1 as for Mode1 but only in a time window defined by the Timer/Counter2. Indeed, the Timer/Counter2 is used to specify the number of pulses to output on the IO. The Mode1a corresponds to the Mode1 selected in the TnMDSEL field of TnMCTRL register with in addition the TnPTEN bit set in the TnMCTRL register. In Mode1a, the Timer/Counter 1 (TnCNT1) will alternatively be reloaded by TnCRB and TnCRB registers after starting from TnCT1 as for Mode1 and toggle the TnA output of the MFT connected to PWMx IO each time an underflow occurs. In parallel, a trigger pulse is sent to Timer/Counter 2 (TnCNT2), decrementing it by one. If Timer/Counter 2 (TnCNT2) has reached the underflow condition and the end-of-pulse

condition is detected by the trigger logic as well, the clock of Timer/Counter 1 (TnCNT1) is disabled immediately.

The figure below shows the block diagram related to the MFT mode 1a.

Reload A = Time 1 TnAPND TnCRA Timer Interrupt 1 underflow Timer 1 TnAIEN Clock Timer/Counter 1 / -⊠ TnA TnCNT1 TnAEN underflow Timer Interrupt 1 **TnBIEN** Reload B = Time 2 Trigger Logic **TnBPND** TnCRB underflow Timer/Counter 2 Timer TnCNT2 Interrupt 2 TnDIEN **TnDPND TnPTET** TnPTSE ☑ TnB

Figure 13: MFT mode 1a block diagram

In Mode 1a, Timer/Counter 2 (TnCNT2) behaves differently from the way it behaves in modes 1 to 4. If an underflow condition occurs, the counter is preset to 0x0000 and not 0xFFFF.

The Timer/Counter 1 starts to count:

- either on an external event on TnB input,
- or by software if TnPTSE bit has been set by setting the TnPTET bit.



the start of count request through TnPTET bit setting when software trigger option is chosen must be done after the MFT is enabled (TnEN bit in TnMCTRL register).

Any time the counter is stopped by choosing "no-clock" by the Timer/Counter 1 clock selector (TnCKC register), it will obtain its first reload value after it has been started again from the TnCRB register. Upon Reset, the MFT is disabled. Every time this mode is entered, the first reload in this mode will be from register TnCRB. Once the underflow condition for TnCNT2 has been reached, TnCNT2 must be initialized again by the application. It is not reloaded by any reload register.

Timer/Counter 2 can be configured to generate an interrupt upon underflow if enabled by the TnDIEN bit.

In pulse-train mode, the value of TnCNT2 specifies the number of pulses to be generated, plus one additional pulse (TnCTN2+1 number of pulses).

In pulse-train mode, the trigger logic uses events on TnB to enable the Timer/Counter 1 clock. This function has to be enabled by setting the TnPTSTE bit to 0.

TnB can be configured to sense either positive-going or negative-going transitions.

Timer/Counter 1 can be configured to toggle the TnA output bit upon underflow. This results in the generation of a pulse signal on TnA, with the width and duty cycle controlled by the values stored in the TnCRB and TnCRB registers. This is a processor-independent PWM signal because once the timer is set up, no more interaction is required from the software or the CPU in order to generate one or more PWM signal pulses. The initial value of the PWM output signal can be selected by software to be either high or low.

The timer can be configured to generate separate interrupts upon reload from TnCRB and TnCRB. The TnAPND or TnBPND flags, which are set by the hardware upon occurrence of a timer reload, indicate which interrupt has occurred. The interrupts can be enabled or disabled under software control.

#### 3.13.2.3 MFT mode 2: dual-input capture mode

The Mode2 is used to capture transitions on two selected input pads of the device. The Timer/Counter1 can be used to manage the dual-capture feature as follows:

- A transition on input pad connected to TnA pin of the MFT generates a transfer of TnCNT1 register value in TnCRB register.
- A transition on input pad connected to TnB pin of the MFT generates a transfer of TnCNT1 register value in TnCRB register.

The Timer/Counter2 can be used:

As a system counter: to count down at the rate of the selected clock.

Note: the device input pad selection is done using MFTX\_IOSEL register.

The transition edge to capture has to be defined in TnAEDG and TnBEDG bits of the TnMCTRL register.

The TnA and TnB inputs can be configured to perform a counter pReset to 0xFFFF upon reception of a valid capture event using TnAEN and TnBEN bits in TnMCTRL register. In this case, the current value of the counter is transferred to the corresponding capture register and then the counter is pReset to 0xFFFF. Using this approach directly allows the software to determine the on-time, off-time, or period of an external signal, while reducing CPU overhead.

In Figure 14: "MFT mode 2 block diagram" below the block diagram related to the MFT mode 2.



Figure 14: MFT mode 2 block diagram

The input signal on TnA and TnB must have a pulse width equal to or greater than one system clock cycle. The values captured in the TnCRB register at different times reflect the elapsed time between transitions on the TnA pin. The same is true for the TnCRB register and TnB pin. Each input pin can be configured to sense either positive-going or negative-going transitions.

The timer can be configured to generate interrupts on reception of a transition on either TnA or TnB, which can be enabled or disabled separately by the TnAIEN and TnBIEN bits. An underflow of TnCNT1 can generate an interrupt if enabled by the TnCIEN bit.

Timer/Counter 2 can be used as a simple system timer in this mode of operation. TnCNT2 counts down with the clock selected by the Timer/Counter 2 clock selector, and can be configured to generate an interrupt upon underflow if enabled by the TnDIEN bit.

TnCNT1 cannot operate in the pulse-accumulate or external-event counter modes, since the TnB input is used as a capture input. Selecting either of these modes for TnCNT1 causes TnCNT1 to be stopped. However, all available clock source modes may be selected for TnCNT2. Thus, it is possible to determine the number of capture events on TnB or the elapsed time between capture events on TnB by using TnCNT2.

### 3.13.2.4 MFT mode 3: dual independent timer/counter mode

This Mode3 allows using the two Timer/Counter 1 and 2 separately.

The Timer/Counter1 can be used:

• As a system counter: to count down at the rate of the selected clock.

 To generate a 50% duty-cycle clock signal on TnA pin connected to the PWMx pin of the device (TnCNT1 reloaded by TnCRB on underflow).

To be an event counter using TnB pin as an external event or pulse-accumulate input.

The Timer/Counter2 can be used:

- As a system counter: to count down at the rate of the selected clock.
- To be an event counter using TnB pin as an external event or pulse-accumulate input.

In figure below the block diagram related to the MFT mode 3.

Figure 15: MFT mode 3 block diagram



In Mode 3, the timer/counter is configured to operate as a dual independent system timer or dual external-event counter. In addition, Timer/Counter 1 can generate a 50% duty cycle PWM signal on the TnA pin. The TnB pin can be used as an external-event input or pulse-accumulate input, and serve as the clock source to either Timer/Counter 1 or Timer/Counter 2. Both counters can also be operated from the prescaled system clock.

Timer/Counter 1 (TnCNT1) counts down at the rate of the selected clock. Upon underflow, TnCNT1 is reloaded from the TnCRB register and counting proceeds. If enabled, the TnA pin toggles upon underflow of TnCNT1. The initial value of the TnA output can be selected by software to be either high or low. In addition, the TnAPND interrupt-pending flag is set, and a timer interrupt 1 is generated if the TnAIEN bit is set. Since TnA toggles upon every underflow, a 50% duty-cycle PWM signal can be generated on TnA without requiring any interaction of the software or the CPU.

Timer/Counter 2 (TnCNT2) counts down at the rate of the selected clock. Upon every underflow of TnCNT2, the value contained in the TnCRB register is loaded into TnCNT2 and counting proceeds downward from that value. In addition, the TnDPND interrupt-pending flag is set and a timer interrupt 2 is generated if the TnDIEN bit is set.

# 3.13.2.5 MFT mode 4: input-capture plus timer mode

This Mode4 is combination of Mode3 and Mode2.

The Timer/Counter1 can be used:

- As a system counter: to count down at the rate of the selected clock.
- To generate a 50% duty-cycle clock signal on TnA pin connected to the PWMx pin of the device (TnCNT1 reloaded by TnCRB on underflow).

The Timer/Counter2 can be used:

- As a system counter: to count down at the rate of the selected clock.
- A transition on input pad connected to TnB pin of the MFT generates a transfer of TnCNT2 register value in TnCRB register.



The device input pad selection is done using MFTX\_IOSEL register

The transition edge to capture has to be defined in TnBEDG bit of the TnMCTRL register. The TnB input can be configured to perform a counter pReset to 0xFFFF upon reception of a valid capture event using TnBEN bit in TnMCTRL register.

In figure below the block diagram related to the MFT mode 4.



Figure 16: MFT mode 4 block diagram

This mode is a combination of mode 3 and mode 2, and makes it possible to operate Timer/Counter 2 as a single input-capture timer while Timer/Counter 1 can be used as a system timer as described above.

TnCNT1 starts counting down once a clock has been enabled. Upon underflow, TnCNT1 is reloaded from the TnCRB register, and counting proceeds downward from that value. If

enabled, the TnA pin toggles upon every underflow of TnCNT1. The initial value of the TnA output signal can be selected by software to be either high or low. In addition, the TnAPND interrupt-pending flag is set and a timer interrupt 1 is generated if the TnAIEN bit is set. Since TnA toggles upon every underflow, a 50% duty-cycle PWM signal can be generated on TnA without requiring any interaction with the software or the CPU.

TnCNT2 starts counting down once a clock has been enabled. When a transition is received on TnB, the value contained in TnCNT2 is transferred to TnCRB, and the interrupt-pending flag TnBPND is set. A timer interrupt 1is generated if enabled. The software can enable a pReset of the counter to 0xFFFF upon detection of a transition on TnB. In this case, the current value of TnCNT2 is transferred to TnCRB, followed by a pReset of the counter to 0xFFFF. TnCNT2 starts counting downwards from 0xFFFF until the next transition is received on TnB, which causes the procedure of capture and pReset to be repeated. The underflow of TnCNT2 causes the TnDPND interrupt-pending flag to be set, and can also generate a timer interrupt 2 if enabled. The input signal on TnB must have a pulse width equal to or greater than one system clock cycle. TnB can be configured to sense either rising or falling edges. TnCNT2 cannot operate in the pulse-accumulate or external-event counter modes since the TnB input is used as a capture input. Selecting either of these modes for TnCNT2 causes TnCNT2 to be stopped. However, all available clock source modes may be selected for TnCNT1. Thus by using TnCNT1, it is possible to determine the number of capture events on TnB, or the elapsed time between capture events on TnB.

#### 3.13.2.6 Timer IO functions

There are two pins associated with each instance of the MFTX. The pins are called TnA and TnB. The functionality of TnA and TnB depends on the mode of operation and the value of the TnAEN and TnBEN bits. *Table 148: "MFT IO functions"* shows the function of TnA and TnB for various modes of operation. Note that if TnA functions as a PWM output, TnAOUT defines the initial and present value of TnA. For example, if the user wishes to start with TnA high, TnAOUT needs to be set before enabling the timer clock.

Mode 1 Mode 1a Mode 2 Mode 3 Mode 4 **TnAEN Dual-input** Dual Pin **PWM** and **PWM** pulse Input capture **TnBEN** capture and independent counter train plus timer counter counter TnAEN Capture = 0No output No output No output TnCNT1 into No output toggle toggle **TnBEN** TnCRB = XTnA Capture **TnAEN** Toggle Toggle output TnCNT1 into Toggle output = 1 output on on underflow on underflow TnCRA and underflow of **TnBEN** preset of TnCNT1 of TnCNT1 TnCNT1 = XTnCNT1 TnAEN External event External event External Capture Capture = Xor pulse or pulse event if TnCNT1 into TnCNT2 into accumulate accumulate **TnBEN** InPTSE = 0**TnCRB** TnCRB input input = 0TnB Capture Capture **TnAEN** External event External event External TnCNT1 into TnCNT2 into = Xor pulse or pulse event if TnCRB and TnCRB and **TnBEN** accumulate accumulate TnPTSE = 0preset preset input input = 1 TnCNT1 TnCNT2

Table 148: MFT IO functions

#### 3.13.2.7 IO configuration linked to MFT timers

The MFT timers can be connected to the BlueNRG1 IO pins for the following features:

- Input signal to trig the timer in capture mode.
- Output signal when PWM mode is used (clock output emulation with controlled duty cycle)

In capture mode, the timer waits for an external IO event to start counting. The chosen IO for capture is programmed through IOSEL MFTX register in IO peripheral. This register allows configuring input capture IO for timers A and B of both MFT1 and MFT2, depending on which timer(s) are configured in capture mode.

In PWM mode, the signal is output on PWM0 IO for MFT1 and PWM1 for MFT2. Those IOs are available at different location thanks to alternate option. So to output the chosen PWM signal, it is necessary to configure the IO with the dedicated mode.

#### 3.13.2.8 **Timers interrupts**

All sources have a pending flag associated with them, and can be enabled or disabled by software. The pending flags are named TnXPND, where n denotes the instance of the module, and X represents a letter from A to D. An interrupt enable flag (TnXIEN) is associated with each interrupt-pending flag. Interrupt sources A, B and C can each generate a timer interrupt MFT1A for MFT1 and MFT2A for MFT2, whereas interrupt source D can generate a timer interrupt MFT1B for MFT1 and MFT2B for MFT2. Not all interrupt sources are available in all modes. Table 149: "MFT interrupt functions" shows which events can trigger an interrupt in which mode of operation.

**Table 149: MFT interrupt functions** 

Mada 4

|                                   |                              | Mode 1 Mode 1a                 |                                | Mode 2                                   | Mode 3                         | Mode 4                                   |
|-----------------------------------|------------------------------|--------------------------------|--------------------------------|------------------------------------------|--------------------------------|------------------------------------------|
| Sys. Int.                         | Interrupt<br>pending<br>flag | PWM and counter                | PWM<br>pulse train             | Dual-input<br>capture<br>and<br>counter  | Dual<br>independent<br>counter | Input<br>capture<br>plus timer           |
| Timer int.<br>1 (MFT1A,<br>MFT2A) | TnAPND                       | TnCNT1<br>reload from<br>TnCRA | TnCNT1<br>reload from<br>TnCRA | Input<br>capture on<br>TnA<br>transition | TnCNT1<br>reload from<br>TnCRA | TnCNT1<br>reload from<br>TnCRA           |
|                                   | TnBPND                       | TnCNT1<br>reload from<br>TnCRB | TnCNT1<br>reload from<br>TnCRB | Input<br>capture on<br>TnB<br>transition | N/A                            | Input<br>capture on<br>TnB<br>transition |
|                                   | TnCPND                       | N/A                            | N/A                            | TnCNT1<br>underflow                      | N/A                            | N/A                                      |
| Timer int.<br>2 (MFT1B,<br>MFT2B) | TnDPND                       | TnCNT2<br>underflow            | TnCNT2<br>underflow            | TnCNT2<br>underflow                      | TnCNT2<br>reload from<br>TnCRB | TnCNT2<br>underflow                      |

# 3.13.3 MFT registers

MFT1 peripheral base address (MFT1\_BASE\_ADDR) 0x40D00000.

MFT2 peripheral base address (MFT2\_BASE\_ADDR) 0x40E00000.

#### Table 150: MFTX registers

| Address offset | Name    | RW | Reset      | Description                                                                |
|----------------|---------|----|------------|----------------------------------------------------------------------------|
| 0x00           | TNCNT1  | RW | 0x00000000 | Timer / Counter1 register                                                  |
| 0x04           | TnCRB   | RW | 0x00000000 | Capture / Reload A register                                                |
| 0x08           | TNCRB   | RW | 0x00000000 | Capture / Reload B register                                                |
| 0x0C           | TNCNT2  | RW | 0x00000000 | Timer / Counter2 register                                                  |
| 0x10           | TNPRSC  | RW | 0x00000000 | Clock prescaler register                                                   |
| 0x14           | TNCKC   | RW | 0x00000000 | Clock unit control register. Refer to the detailed description below.      |
| 0x18           | TNMCTRL | RW | 0x00000000 | Timer mode control register. Refer to the detailed description below.      |
| 0x1C           | TNICTRL | RW | 0x00000000 | Timer interrupt control register. Refer to the detailed description below. |
| 0x20           | TNICLR  | W  | 0x00000000 | Timer interrupt clear register. Refer to the detailed description below.   |

#### Table 151: MFTX – TNCNT1 register description: address offset MFTX\_BASE\_ADDR+0x00

| Bit  | Field name | Reset      | RW | Description                 |
|------|------------|------------|----|-----------------------------|
| 31:0 | TNCNT1     | 0x00000000 | RW | Register counter of timer1. |

# Table 152: MFTX – TNCRA register description: address offset MFTX\_BASE\_ADDR+0x04

| Bit  | Field name | Reset      | RW | Description                |
|------|------------|------------|----|----------------------------|
| 31:0 | TNCRA      | 0x00000000 | RW | Register capture/reload A. |

# Table 153: MFTX - TNCRB register description: address offset MFTX\_BASE\_ADDR+0x08

|      |            | •          |    |                            |
|------|------------|------------|----|----------------------------|
| Bit  | Field name | Reset      | RW | Description                |
| 31:0 | TNCRB      | 0x00000000 | RW | Register capture/reload B. |

### Table 154: MFTX - TNCNT2 register description: address offset MFTX\_BASE\_ADDR+0x0C

| Bit  | Field name | Reset      | RW | Description                 |
|------|------------|------------|----|-----------------------------|
| 31:0 | TNCNT2     | 0x00000000 | RW | Register counter of timer2. |

# Table 155: MFTX – TNPRSC register description: address offset MFTX\_BASE\_ADDR+0x10

| Bit  | Field name | Reset      | RW | Description               |
|------|------------|------------|----|---------------------------|
| 31:0 | TNPRSC     | 0x00000000 | RW | Clock prescaler register. |

Table 156: MFTX - TNCKC register description: address offset MFTX\_BASE\_ADDR+0x14

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                               |  |
|-------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2:00  | TNC1CSEL   | 0x0   | RW | Define the clock mode for timer/counter 1:  000b: No clock (timer/counter 1 stopped).  001b: Prescaled system clock. 010b: External event on TnB (mode 1 and 3 only).  011b: Pulse accumulate (mode 1 and 3 only). 100b: Low-speed clock. |  |
| 5:3   | TNC2CSEL   | 0x0   | RW | Define the clock mode for timer/counter 2:  000b: No clock (timer/counter 1 stopped).  001b: Prescaled system clock. 010b: External event on TnB (mode 1 and 3 only).  011b: Pulse accumulate (mode 1 and 3 only). 100b: Low-speed clock. |  |
| 31:06 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                  |  |

Table 157: MFTX - TNMCTRL register description: address offset MFTX\_BASE\_ADDR+0x18

| Bit      | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                           |  |
|----------|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1:00     | TNMDSEL    | 0x0   | RW | <ul> <li>MFTX mode select:</li> <li>00b: Mode 1 or 1a: PWM mode and system timer or pulse train</li> <li>01b: Mode 2: Dual-input capture and system timer</li> <li>10b: Mode 3: Dual independent timer/counter</li> <li>11b: Mode 4: Single timer and single input capture</li> </ul> |  |
| 2        | TNAEDG     | 0x0   | RW | TnA edge polarity:0: Input is sensitive to falling edges.1: Input is sensitive to rising edges.                                                                                                                                                                                       |  |
| 3        | TNBEDG     | 0x0   | RW | TnB edge polarity:0: Input is sensitive to falling edges.1: Input is sensitive to rising edges.                                                                                                                                                                                       |  |
| 4        | TNAEN      | 0x0   | RW | TnA enable:0: TnA in disable.1: TnA in enable.                                                                                                                                                                                                                                        |  |
| 5        | TNBEN      | 0x0   | RW | / TnB enable:0: TnB in disable.1: TnB in enable.                                                                                                                                                                                                                                      |  |
| 6        | TNAOUT     | 0x0   | RW | TnA output data:0: Pin is low.1: Pin is high.                                                                                                                                                                                                                                         |  |
| 7        | TNEN       | 0x0   | RW | MFTX enable:0: MFTX disable.1: MFTX enable.                                                                                                                                                                                                                                           |  |
| 8        | TNPTEN     | 0x0   | RW | Tn pulse-train mode enable:0: Mode 1a not selected.1: Mode 1a selected (if TnMDSEL = 00).                                                                                                                                                                                             |  |
| 9        | TNPTSE     | 0x0   | RW | Tn pulse-train sofware trigger enable:0: No effect.1: Pulse-train generation trigger (in mode 1a)                                                                                                                                                                                     |  |
| 10       | TNPTET     | 0x0   | RW | Tn pulse-train event trigger:0: No pulse-train event trigger occurred.1: Pulse-train event trigger occurred (in mode 1a).                                                                                                                                                             |  |
| 31:11:00 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                              |  |

Table 158: MFTX - TNICTRL register description: address offset MFTX\_BASE\_ADDR+0x1C

| Bit  | Field name | Reset | RW | Description                                                                               |
|------|------------|-------|----|-------------------------------------------------------------------------------------------|
| 0    | TNAPND     | 0x0   | R  | Timer interrupt A pending: 0: No interrupt source pending. ⋅ 1: Interrupt source pending. |
| 1    | TNBPND     | 0x0   | R  | Timer interrupt B pending: 0: No interrupt source pending. ⋅ 1: Interrupt source pending. |
| 2    | TNCPND     | 0x0   | R  | Timer interrupt C pending: 0: No interrupt source pending. ⋅ 1: Interrupt source pending. |
| 3    | TNDPND     | 0x0   | R  | Timer interrupt D pending: 0: No interrupt source pending. ⋅ 1: Interrupt source pending. |
| 4    | TNAIEN     | 0x0   | RW | Timer interrupt A enable: 0: Interrupt disabled. ⋅ 1: Interrupt enabled.                  |
| 5    | TNBIEN     | 0x0   | RW | Timer interrupt B enable: 0: Interrupt disabled. ⋅ 1: Interrupt enabled.                  |
| 6    | TNCIEN     | 0x0   | RW | Timer interrupt C enable: 0: Interrupt disabled. ⋅ 1: Interrupt enabled                   |
| 7    | TNDIEN     | 0x0   | RW | Timer interrupt D enable: 0: Interrupt disabled. ⋅ 1: Interrupt enabled.                  |
| 31:8 | RESERVED   | 0x0   | R  | RESERVED                                                                                  |

Table 159: MFTX - TNICLR register description: address offset MFTX\_BASE\_ADDR+0x20

| Bit  | Field name | Reset | RW | Description                        |
|------|------------|-------|----|------------------------------------|
| 0    | TNACLR     | 0x0   | W  | 1: clear the timer pending flag A  |
| 1    | TNBCLR     | 0x0   | W  | 1: clear the timer pending flag B. |
| 2    | TNCCLR     | 0x0   | W  | 1: clear the timer pending flag C. |
| 3    | TNDCLR     | 0x0   | W  | 1: clear the timer pending flag D. |
| 31:4 | RESERVED   | 0x0   | R  | RESERVED                           |

# 3.14 Watchdog

# 3.14.1 Introduction

The watchdog timer provides a way of recovering from software crashes.

The watchdog monitors the interrupt and asserts a Reset signal if the interrupt remains unserved for the entire programmed period.

The watchdog clock is used to generate a regular interrupt, depending on a programmed value. It is counting down at a fixed frequency around 32.768 kHz provided either by embedded RCO or by the external XO 32 kHz.

Main features are:

- 32-bit down counter at fixed frequency 32.768 kHz
- Generate an interrupt each time the counter reaches zero
- Generate an internal reset that reboot the system if the generated interrupt is not cleared by software and a second interrupt occurs

# 3.14.2 Functional description

The watchdog timer is a 32-bit down counter that divides the clock input to produce an interrupt. The divide ratio is fully programmable and controls the interrupt interval, which can be calculated as:

Interrupt interval = (WDT LOAD + 1) / (clock frequency in Hz).

The table below shows examples of WDT\_LOAD values.

Table 160: Watchdog interrupt interval

| WDT_LOAD   | Interrupt interval (ms) |
|------------|-------------------------|
| 4294967295 | 131072000               |
| 65535      | 2000                    |
| 32767      | 1000                    |
| 4095       | 125                     |
| 127        | 3.90625                 |
| 63         | 1.953125                |
| 1          | 0.0610                  |

A watchdog interrupt is generated each time the counter reaches zero. The counter is then reloaded with the content of the WDT\_LR register. The interrupt status should be cleared by writing to the interrupt clear register. When the interrupt is cleared, the counter is reloaded with the WDT\_LOAD value. If the interrupt status is not cleared and a new interrupt is generated, then a watchdog Reset is generated, rebooting the system.

The watchdog interrupt and Reset generation can be enabled or disabled as required by the system using the relevant bits in the control register. When the interrupt generation is disabled the watchdog counter is also stopped, and when the interrupt is enabled the counter will start from the programmed value, not the last-count value.

Write access to the registers within the watchdog timer can be disabled in the watchdog lock register. Writing a value of 0x1ACC\_E551 to this WDT\_LOCK register allows write access to all other registers; writing any other value disables write access. This feature is included to allow some protection against software that might otherwise disable the watchdog functionality.

# 3.14.3 Watchdog registers

WDG peripheral base address (WDG\_BASE\_ADDR) 0x40700000.

Table 161: WDG registers

| Address offset | Name | RW | Reset      | Description                                                                 |
|----------------|------|----|------------|-----------------------------------------------------------------------------|
| 0x00           | LR   | RW | 0xFFFFFFF  | Watchdog load register. Refer to the detailed description below.            |
| 0x04           | VAL  | R  | 0xFFFFFFF  | Watchdog value register. Refer to the detailed description below.           |
| 0x08           | CR   | RW | 0x00000000 | Watchdog control register. Refer to the detailed description below.         |
| 0x0C           | ICR  | RW | 0x00000000 | Watchdog interrupt clear register. Refer to the detailed description below. |

| Address offset | Name | RW | Reset      | Description                                                                         |
|----------------|------|----|------------|-------------------------------------------------------------------------------------|
| 0x10           | RIS  | R  | 0x00000000 | Watchdog raw interrupt status register. Refer to the detailed description below.    |
| 0x14           | MIS  | R  | 0x00000000 | Watchdog masked interrupt status register. Refer to the detailed description below. |
| 0xC00          | LOCK | RW | 0x00000000 | Watchdog Lock register. Refer to the detailed description below.                    |

# Table 162: WDG - LR register description: address offset WDG\_BASE\_ADDR+0x00

| Bit  | Field name | Reset     | RW | Description                                                                                                                                                 |
|------|------------|-----------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | LOAD       | 0xFFFFFFF | RW | Watchdog load value. Value from which the counter is to decrement. When this register is written to, the count is immediately restarted from the new value. |

# Table 163: WDG - VAL register description: address offset WDG\_BASE\_ADDR+0x04

| Bit  | Field name | Reset     | RW | Description                                                                                                            |
|------|------------|-----------|----|------------------------------------------------------------------------------------------------------------------------|
| 31:0 | WDTVAL     | 0xFFFFFFF | R  | Watchdog load value. When read, returns the current value of the decrementing watchdog counter. A write has no effect. |

# Table 164: WDG - CR register description: address offset WDG\_BASE\_ADDR+0x08

| Bit  | Field name | Reset | RW | Description                                                                                                                 |
|------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------|
| 0    | INTEN      | 0x0   | RW | Watchdog interrupt enable. Enable the interrupt event: 0: watchdog interrupt is disabled. 1: watchdog interrupt is enabled. |
| 1    | RESEN      | 0x0   | RW | Watchdog Reset enable. Enable the watchdog Reset output: 0: watchdog Reset is disabled. 1: watchdog Reset is enabled.       |
| 31:2 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                    |

#### Table 165: WDG - ICR register description: address offset WDG\_BASE\_ADDR+0x0C

| Bit  | Field name | Reset | RW | Description                                                                                                                                       |
|------|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | WDTICLR    | 0x0   | RW | Watchdog interrupt enable: Writing any value will clear the watchdog interrupt and reloads the counter from the LR register. A read returns zero. |

Table 166: WDG - RIS register description: address offset WDG\_BASE\_ADDR+0x10

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                      |
|------|------------|-------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RIS        | 0x0   | R  | Watchdog raw interrupt status bit. Reflects the status of the interrupt status from the watchdog:  0: watchdog interrupt is not active.  1: watchdog interrupt is active.  Read-only bit. A write has no effect. |
| 31:1 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                         |

# Table 167: WDG - MIS register description: address offset WDG\_BASE\_ADDR+0x14

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                     |
|------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | MIS        | 0x0   | R  | Watchdog masked interrupt status bit. Masked value of watchdog interrupt status:  0: watchdog interrupt is not active.  1: watchdog interrupt is active.  Read-only bit. A write has no effect. |
| 31:1 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                        |

#### Table 168: WDG - LOCK register description: address offset WDG\_BASE\_ADDR+0xC00

| Bit  | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|------------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | LOCKVAL    | 0x0   | RW | Watchdog lock value. When read, returns the lock status:  0: Write access to all watchdog other registers is enabled.  1: Write access to all watchdog other registers is disabled.  When written, allows enabling or disabling write access to all other watchdog registers:  Writing 0x1ACCE551: Write access to all other registers is enabled.  Writing any other value: Write access to all other registers is disabled. |

# 3.15 RTC

#### 3.15.1 Introduction

The RTC timer can be used to provide an interrupt at regular time intervals. It generates an interrupt signal when it reaches zero after decrementing for a programmed number of cycles of the real-time clock input. The RTC timer can restart automatically from a load value when reaching zero if the auto restart mode is enabled, or it can stop when it reaches zero.

The RTC is clocked by the 32 kHz clock and is switched off in low-power modes which prevents this timer to be used for wakeup events.

# 3.15.2 Functional description

The RTC peripheral can be used either as real-time clock timer or as real-time clock watch.

#### 3.15.2.1 Real-time clock timer

The real-time clock timer (RTC timer) can be used to provide an interrupt at regular time intervals.

The RTC timer can restart automatically from a load value when reaching zero if the auto restart mode is enabled, or it can stop when it reaches zero.

The RTC timer has the following features:

- 32-bit down-counter.
- Interrupt generation when timer reaches zero.
- Start, auto restart (after counts to zero) and stop capability.
- On-the-fly register read and write access.
- 1/32 kHz minimum period.
- Multiple modes: periodic interrupt and single interrupt generation.
- Capability to switch between two load values in periodic mode. The timer reloads alternatively from one load value to the other and the down-counter starts decrementing every 31.25 µs (on average).

The RTC timer is a 32-bit free-running counter, clocked by the 32 kHz clock signal (from an embedded 32 kHz RC), that works in two modes: periodic and one-shot.

| RTTOS<br>bit | Mode         | Description                                                                                                                                                                                                    |
|--------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b           | Periodic     | The counter generates an interrupt at a constant interval, reloading a load value after wrapping past zero. There are two load values: RTC_TLR1 for pattern value 0 and RTC_TLR2 for pattern value 1.          |
| 1b           | One-<br>shot | The counter generates an interrupt once. When the counter reaches zero, it halts until the user restarts it by: setting bit RTTEN in the RTC_TCR register of writing a new value to the load register RTC_TLR1 |

Table 169: RTC modes

The RTC timer load registers define the values from which the counter restarts alternatively.

In periodic mode, the timer must be stopped by the software before writing to a load register. The counter loads a value from RTC\_TLR1 or from RTC\_TLR2, depending on the value of the current pattern value that crosses the pattern register to decide after each interrupt generation, which value to load. The number of pattern bits to be crossed

periodically (from the 128 bits) is specified in RTC\_TCR [10:4]. This process offers the possibility to have better precision of the average tick period.

In one-shot mode, the timer stops when it reaches zero, but the software can also stop it. Once the counter is halted, the load registers (RTC\_TLR1, RTC\_TLR2) can be written and the counter considers the new written value. After a write, RTTEN (RTC\_TCR) is set if the timer is in self-start mode.



Writing to RTC\_TLR1 or RTC\_TLR2 has no effect when the counter is running (the registers contents are not changed).

#### 3.15.2.2 Real-time clock watch

The RTC clock watch consists of two counters and two alarm registers that have the following features:

- Two counters:
  - Counts seconds, minutes, hours, days of the week, days of the month.
  - Counts years.
- Two alarm registers:
  - To trigger an interrupt at exact date and time.

The clock watch counters are split in two registers:

The RTC\_CWDR register that holds:

- Seconds on six bits. Valid values are 0 to 59. (60, 61, 62 and 63 are invalid values, programming the RTC\_CWDR with these values leads to unpredictable behavior.)
   The seconds are incremented on the CLK1HZ clock rate.
- Minutes on six bits. Valid values are 0 to 59 (60, 61, 62 and 63 are invalid values, programming the RTC\_CWDR with these values leads to unpredictable behavior.)
- Hours on five bits. Valid values are 0 to 23 (24 to 31 are invalid values, programming the RTC\_CWDR with these values leads to unpredictable behavior.)
- The day of the week on three bits. Valid values are 1 (Sunday) to 7 (Saturday) (0 is an
  invalid value, programming the RTC\_CWDR with this value leads to unpredictable
  behavior.)
- The day of the month on five bits. Valid values are 1 to 31 for January, March, May, July, August, October and December, 1 to 30 for April, June, September, and November, 1 to 29 for February on leap years, or 1 to 28 for February on non-leap years. All other values are invalid values. Programming the RTC\_CWDR with these values leads to unpredictable behavior.)
- The month on four bits. Valid values are 1 (January) to 12 (December). 0, 13, 14 and 15 are invalid values, programming the RTC\_CWDR with these values leads to unpredictable behavior.

The RTC\_CWYR register holds:

• The year, from 0 to 4096

The clock watch time and date can be changed by writing new settings in the RTC\_CWDLR and RTC\_CWYLR load registers. The new setting is transferred to the clock watch counters on the next CLK1HZ rising edge after the RTC\_CWDLR register has been written.

After each increment of the clock watch counters, the RTC\_CWDR and RTC\_CWYR registers are compared to the clock watch match registers, RTC\_CWDMR and RTC\_CWYMR.

If both pairs of registers match, the internal interrupt signal RTCWINTR is raised.

To ignore the corresponding bit-field of the RTC\_CWDR register during the comparison, program the month (CWMONTHM), day of the month (CWDAYMM) or day of the week (CWDAYWM) bit-fields of the RTC\_CWDMR register with zero values.

To ignore the RTC\_CWYR register during the comparison, program the year bit-fields of RTC\_CWYMR register with zero values.

# 3.15.2.3 RTC interrupts

The RTC generates two internal interrupt signals:

- RTCINTR: raised when the two clock watch counter registers (RTC\_CWDR and RTC\_CWYR) match the two clock watch alarm registers (RTC\_CWDMR and RTC\_CWYMR). Some bit-fields can be 'don't care' during the comparison if a zero value is used for year, month, day of month and day of week. The software must clear this interrupt by writing 1 in the bit RTCCWIC of RTC\_ICR register.
- RTTINTR: raised when the full 32-bit down-counter RTC\_TDR reaches zero and is
  only cleared by writing 1 in the bit RTTIC of the RTC\_ICR register. The most
  significant carry bit of the counter detects the counter reaches zero. The software
  must clear this interrupt by writing 1 in the bit RTCTIC of the RTC\_ICR register.

Each individual interrupt can be masked by writing 0b to its corresponding interrupt mask set/clear bit in the RTC\_IMSC register. Both the raw interrupt status (prior to masking) and the final interrupt status (after masking) for each individual interrupt signal can be read from the RTC\_RIS and RTC\_MIS status registers.

The RTC delivers also a single combined interrupt signal, RTUINTR. This interrupt line is the logical OR of the both internal interrupt signals described above and is the signal connected to the processor interrupt line.

# 3.15.3 RTC registers

RTC peripheral base address (RTC\_BASE\_ADDR) 0x40F00000.

Table 170: RTC registers

| Address offset | Name  | RW | Reset      | Description                                                                 |
|----------------|-------|----|------------|-----------------------------------------------------------------------------|
| 0x00           | CWDR  | R  | 0x02120000 | Clockwatch Data Register. Refer to the detailed description below.          |
| 0x04           | CWDMR | RW | 0x00000000 | Clockwatch Data Match Register. Refer to the detailed description below.    |
| 0x08           | CWDLR | RW | 0x00000000 | Clockwatch Data Load Register. Refer to the detailed description below.     |
| 0x0C           | CWYR  | R  | 0x00002000 | Clockwatch Year Register. Refer to the detailed description below.          |
| 0x10           | CWYMR | RW | 0x00002000 | Clockwatch Year Match Register. Refer to the detailed description below.    |
| 0x14           | CWYLR | RW | 0x00000000 | Clockwatch Year Load Register. Refer to the detailed description below.     |
| 0x18           | CTCR  | RW | 0x00007FFF | Control Trim and Counter Register. Refer to the detailed description below. |
| 0x1C           | IMSC  | RW | 0x00000000 | RTC interrupt mask register. Refer to the detailed description below.       |

| Address offset | Name | RW | Reset      | Description                                                                    |
|----------------|------|----|------------|--------------------------------------------------------------------------------|
| 0x20           | RIS  | R  | 0x00000000 | RTC raw interrupt status register. Refer to the detailed description below.    |
| 0x24           | MIS  | R  | 0x00000000 | RTC masked interrupt status register. Refer to the detailed description below. |
| 0x28           | ICR  | W  | 0x00000000 | RTC interrupt clear register. Refer to the detailed description below.         |
| 0x2C           | TDR  | R  | 0xFFFFFFF  | RTC timer load value                                                           |
| 0x30           | TCR  | RW | 0x00000000 | RTC timer control register. Refer to the detailed description below.           |
| 0x34           | TLR1 | RW | 0x00000000 | RTC Timer first Load Register                                                  |
| 0x38           | TLR2 | RW | 0x00000000 | RTC Timer second Load Register                                                 |
| 0x3C           | TPR1 | RW | 0x00000000 | RTC Timer Pattern Register (pattern[31:0])                                     |
| 0x40           | TPR2 | RW | 0x00000000 | RTC Timer Pattern Register (pattern[63:32])                                    |
| 0x44           | TPR3 | RW | 0x00000000 | RTC Timer Pattern Register (pattern[95:64])                                    |
| 0x48           | TPR4 | RW | 0x00000000 | RTC Timer Pattern Register (pattern[127:96])                                   |
| 0x4C           | TIN  | RW | 0x00000000 | RTC Timer Interrupt Number Register                                            |

Table 171: RTC - CWDR register description: address offset RTC\_BASE\_ADDR+0x00

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                         |
|-------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0   | CWSEC      | 0x0   | R  | RTC clockwatch second value. Clockwatch seconds: 0 to 59 (max 0x3B).                                                                                                                                                                                                                                |
| 11:6  | CWMIN      | 0x0   | R  | RTC clockwatch minute value. Clockwatch seconds: 0 to 59 (max 0x3B).                                                                                                                                                                                                                                |
| 16:12 | CWHOUR     | 0x0   | R  | RTC clockwatch hour value. Clockwatch seconds: 0 to 23 (max 0x17).                                                                                                                                                                                                                                  |
| 19:17 | CWDAYW     | 0x1   | R  | RTC clockwatch day of week value. Clockwatch day of week: 001b: Sunday. 010b: Monday. 011b: Tuesday. 100b: Wednesday. 101b: Thursday. 110b: Friday. 111b: Saturday.                                                                                                                                 |
| 24:20 | CWDAYM     | 0x1   | R  | RTC clockwatch day of month value: 1 to 28/29/30 or 31. Range of value to program depends on the month: 1 to 28: February month, non-leap year. 1 to 29: February month, leap year. 1 to 30: April, June, September, November month. 1 to 31: January, March, May, August, October, December month. |

| Bit   | Field name | Reset | RW | Description                                                |
|-------|------------|-------|----|------------------------------------------------------------|
| 28:25 | CWMONTH    | 0x1   | R  | RTC clockwatch month value: 0001b: January 1100: December. |
| 31:29 | RESERVED   | 0x0   | R  | RESERVED                                                   |

# Table 172: RTC - CWDMR register description: address offset RTC\_BASE\_ADDR+0x04

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                        |
|-------|------------|-------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0   | CWSECM     | 0x0   | RW | RTC clockwatch second match value:  00 0000 to 11 1011: (0 to 59 or 0x00 to 0x3B) clockwatch seconds.  11 1100 to 11 1111 - (60 to 63 or 0x3C to 0x3F).  Non-valid data, match never occurs.                                       |
| 11:6  | CWMINM     | 0x0   | RW | RTC clockwatch minute match value: 00 0000 to 11 1011: (0 to 59 or 0x00 to 0x3B) clockwatch minutes. 11 1100 to 11 1111 - (60 to 63 or 0x3C to 0x3F). Non-valid data, match never occurs.                                          |
| 16:12 | CWHOURM    | 0x0   | RW | RTC clockwatch hour match value:  00000b to 10111b: (0 to 23 or 0x00 to 0x17) hour match value.  11000b to 11111b - (24 to 31 or 0x18 to 0x1F).  Non-valid data, match never occurs.                                               |
| 19:17 | CWDAYWM    | 0x0   | RW | RTC clockwatch day of week match value:  000b: day of week is don't care in the comparison. (Default value after PORn).  001b to 111b: (1 to 7) day of week match value.                                                           |
| 24:20 | CWDAYMM    | 0x0   | RW | RTC clockwatch day of month match value: 0000b: (month is don't care in the comparison. Default value after PORn). 1 to 31: day of month match value.                                                                              |
| 28:25 | CWMONTHM   | 0x0   | RW | RTC clockwatch month match value: 0000b: (day of month is don't care in the comparison. Default value after PORn). 0001b to 1100b: (1 to 12) month match value. 1101b (13, 0xD) to 1111b (0xF) non-valid data, match never occurs. |
| 31:29 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                           |

# Table 173: RTC - CWDLR register description: address offset RTC\_BASE\_ADDR+0x08

|      |            |       |    | <u> </u>                                                                                                 |
|------|------------|-------|----|----------------------------------------------------------------------------------------------------------|
| Bit  | Field name | Reset | RW | Description                                                                                              |
| 5:0  | CWSECL     | 0x0   | RW | RTC clockwatch second load value. Clockwatch seconds from 0 to 59 (0x3B). Other values must not be used. |
| 11:6 | CWMINL     | 0x0   | RW | RTC clockwatch minute load value. Clockwatch minutes from 0 to 59 (0x3B). Other values must not be used. |

| Bit   | Field name | Reset | RW | Description                                                                                                                                                                                                                                                                                                     |
|-------|------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16:12 | CWHOURL    | 0x0   | RW | RTC clockwatch hour load value. Clockwatch hours from 0 to 23 (0x17). Other values must not be used.                                                                                                                                                                                                            |
| 19:17 | CWDAYWL    | 0x0   | RW | RTC clockwatch day of week load value. Clockwatch day of week: 000b: Must not be used. 001b: Sunday. 010b: Monday. 011b: Tuesday. 100b: Wednesday. 101b: Thursday. 111b: Friday.                                                                                                                                |
| 24:20 | CWDAYML    | 0x0   | RW | RTC clockwatch day of month load value. 1 to 28/29/30 or 31 depending on month:  1 to 28: February month, non-leap year.  1 to 29: February month, leap year.  1 to 30: April, June, September, November month.  1 to 31: January, March, May, August, October, December month.  Other values must not be used. |
| 28:25 | CWMONTHL   | 0x0   | RW | RTC clockwatch month load value: 0001b: January 1100: December. Other values must not be used.                                                                                                                                                                                                                  |
| 31:29 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                        |

# Table 174: RTC - CWYR register description: address offset RTC\_BASE\_ADDR+0x0C

| Bit   | Field name | Reset  | RW | Description                                                                  |
|-------|------------|--------|----|------------------------------------------------------------------------------|
| 13:0  | CWYEAR     | 0x2000 | R  | RTC clockwatch year value. Clockwatch year, in BCD format is from 0 to 3999. |
| 31:14 | RESERVED   | 0x0    | R  | RESERVED                                                                     |

# Table 175: RTC - CWYMR register description: address offset RTC\_BASE\_ADDR+0x10

| Bit   | Field name | Reset  | RW | Description                                                                                   |
|-------|------------|--------|----|-----------------------------------------------------------------------------------------------|
| 13:0  | CWYEARM    | 0x2000 | RW | RTC clockwatch year match value. Clockwatch year match value is in BCD format from 0 to 3999. |
| 31:14 | RESERVED   | 0x0    | R  | RESERVED                                                                                      |

# Table 176: RTC - CWYLR register description: address offset RTC\_BASE\_ADDR+0x14

| Bit   | Field name | Reset | RW | Description                                                                                 |
|-------|------------|-------|----|---------------------------------------------------------------------------------------------|
| 13:0  | CWYEARL    | 0x0   | RW | RTC clockwatch year load value. Clockwatch year load value is in BCD format from 0 to 3999. |
| 31:14 | RESERVED   | 0x0   | R  | RESERVED                                                                                    |

Table 177: RTC - CTCR register description: address offset RTC\_BASE\_ADDR+0x18

| Bit   | Field name | Reset  | RW | Description                                                                                                                                                                                           |
|-------|------------|--------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |            |        |    | Clock divider factor. This value plus one represents the integer part of the CLK32K clock divider used to produce the reference 1 Hz clock.                                                           |
|       |            |        |    | 0x000: CLK1HZ clock is similar to CLK32K for RTC timer and stopped for RTC clockwatch.                                                                                                                |
|       |            |        |    | 0x0001: 2 CLK32K clock cycles per CLK1HZ clock cycle.                                                                                                                                                 |
| 14:0  | CKDIV      | 0x7FFF | RW | 0x7FFF: 32768 CLK32K clock cycles per CLK1HZ clock cycle (default value after PORn Reset).                                                                                                            |
|       |            |        |    | 0xFFFF: CLK32K clock cycles per CLK1HZ clock cycle.                                                                                                                                                   |
|       |            |        |    | Writing to this bit-field will be disregarded if CWEN = 1. A read returns the value of the CKDIV bit-field.                                                                                           |
| 15    | RESERVED   | 0x0    | R  | RESERVED                                                                                                                                                                                              |
|       |            |        |    | Trim delete count. This value represents the number of CLK32K clock pulses to delete every 1023 CLK32K clock cycles to get a better reference 1 Hz clock for incrementing the RTC counter.            |
|       |            |        |    | 0x000: No CLK32K clock cycle is deleted every 1023 CLK1HZ clock cycles (default value after PORn Reset).                                                                                              |
| 25:16 | CKDEL      | 0x0    | RW | 0x001: 1 CLK32K clock cycle is deleted every 1023 CLK1HZ clock cycles.                                                                                                                                |
|       |            |        |    |                                                                                                                                                                                                       |
|       |            |        |    | 0x3FF: 1023 CLK32K clock cycles are deleted every 1023 CLK1HZ clock cycles.                                                                                                                           |
|       |            |        |    | Writing to this bit-field will be disregarded if CWEN = 1. A read returns the value of the CKDEL bit-field.                                                                                           |
| 26    | CWEN       | 0x0    | RW | Clockwatch enable bit. When set to 1, the clockwatch is enabled. Once it is enabled, any write to this register has no effect until a power-on Reset. A read returns the value of the CWEN bit value. |
| 31:27 | RESERVED   | 0x0    | R  | RESERVED                                                                                                                                                                                              |

Table 178: RTC - IMSC register description: address offset RTC\_BASE\_ADDR+0x1C

| Bit  | Field name | Reset | RW  | Description                                                                                                                                                                                              |
|------|------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |            |       | 514 | RTC clock watch interrupt enable bit: When set to 0, clears the interrupt mask (default after PORn                                                                                                       |
| 0    | WIMSC      | 0x0   | RW  | Reset). The interrupt is disabled.  When set to 1, the interrupt for RTC clockwatch interrupt is enabled.                                                                                                |
| 1    | TIMSC      | 0x0   | RW  | RTC timer interrupt enable bit:  When set to 0, sets the mask for RTC timer interrupt (default after PORn reset). The interrupt is disabled.  When set to 1, clears this mask and enables the interrupt. |
| 31:2 | RESERVED   | 0x0   | R   | RESERVED                                                                                                                                                                                                 |

# Table 179: RTC - RIS register description: address offset RTC\_BASE\_ADDR+0x20

| Bit  | Field name | Reset | RW | Description                                                                                                                  |
|------|------------|-------|----|------------------------------------------------------------------------------------------------------------------------------|
| 0    | WRIS       | 0x0   | R  | RTC clock watch raw interrupt status bit. Gives the raw interrupt state (prior to masking) of the RTC clock watch interrupt. |
| 1    | TRIS       | 0x0   | R  | RTC timer raw interrupt status bit. Gives the raw interrupt state (prior to masking) of the RTC timer interrupt.             |
| 31:2 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                     |

# Table 180: RTC - MIS register description: address offset RTC\_BASE\_ADDR+0x24.

| Bit  | Field name | Reset | RW | Description                                                                                                                     |
|------|------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------|
| 0    | WMIS       | 0x0   | R  | RTC clock watch interrupt status bit. Gives the masked interrupt status (after masking) of the RTC clock watch interrupt WINTR. |
| 1    | TMIS       | 0x0   | R  | RTC timer interrupt status bit. Gives the masked interrupt status (after masking) of the RTC timer interrupt TINTR.             |
| 31:2 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                        |

#### Table 181: RTC - ICR register description: address offset RTC\_BASE\_ADDR+0x28

| Bit  | Field name | Reset | RW | Description                                                                                                                        |
|------|------------|-------|----|------------------------------------------------------------------------------------------------------------------------------------|
| 0    | WIC        | 0x0   | W  | RTC clock watch interrupt clear register bit. Clears the RTC clock watch interrupt WINTR.  0: No effect.  1: Clears the interrupt. |
| 1    | TIC        | 0x0   | W  | RTC timer interrupt clear register bit. Clears the RTC timer interrupt TINTR.  0: No effect.  1: Clears the interrupt.             |
| 31:2 | RESERVED   | 0x0   | R  | RESERVED                                                                                                                           |

# Table 182: RTC - TDR register description: address offset RTC\_BASE\_ADDR+0x2C

| Bit  | Field name | Reset     | RW | Description          |
|------|------------|-----------|----|----------------------|
| 31:0 | TDR        | 0xFFFFFFF | R  | RTC time load value. |

# Table 183: RTC - TCR register description: address offset RTC\_BASE\_ADDR+0x30

| Bit | Field name | Reset | RW | Description                                                                                                                                                                                                                            |
|-----|------------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | OS         | 0x0   | RW | RTC Timer one shot count.  0: Periodic mode (default). When reaching zero, the RTC timer raises its interrupt and is reloaded from the LD content.  1: One-shot mode. When reaching zero, the RTC timer raise its interrupt and stops. |

| Bit   | Field name   | Reset | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|--------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | EN           | 0x0   | RW | RTC Timer enable bit.  0: The RTC timer is stopped on the next CLK32K cycle.  1: The RTC timer is enabled on the next CLK32K cycle.  When the RTC timer is stopped, the content of the counter is frozen. A read returns the value of the EN bit. This bit set by hardware when the TLR register is written to while the counter is stopped. When the device is active, this bit is cleared by hardware when the counter reaches zero in one-shot mode. |
| 2     | S            | 0x0   | RW | RTC Timer self start bit. When written to 1b, each write in a load register or a pattern will set EN to 1b, so, start the counter in the next CLK32K cycle.                                                                                                                                                                                                                                                                                             |
| 3     | RESERVED     | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10:4  | SP           | 0x0   | RW | RTC Timer Pattern size. Number of pattern bits crossed by the pointer. It defines the useful pattern size.                                                                                                                                                                                                                                                                                                                                              |
| 11    | CLK          | 0x0   | RW | RTC Timer clock.  0: The RTC timer is clocked by CLK32K.  1: The RTC timer is clocked by the trimmed clock.                                                                                                                                                                                                                                                                                                                                             |
| 12    | BYPASS_GATED | 0x0   | RW | Enable or disable the internal clock gating:  0: The internal clock gating is activated.  1: No clock gating, clock is always enabled.                                                                                                                                                                                                                                                                                                                  |
| 31:13 | RESERVED     | 0x0   | R  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                |

# Table 184: RTC - TLR1 register description: address offset RTC\_BASE\_ADDR+0x34

| Bit  | Field name | Reset      | RW | Description                 |
|------|------------|------------|----|-----------------------------|
| 31:0 | TLR1       | 0x00000000 | RW | RTC timer first load value. |

#### Table 185: RTC - TLR2 register description: address offset RTC\_BASE\_ADDR+0x38

| Bit  | Field name | Reset      | RW | Description                  |
|------|------------|------------|----|------------------------------|
| 31:0 | TLR2       | 0x00000000 | RW | RTC timer second load value. |

# Table 186: RTC - TPR1 register description: address offset RTC\_BASE\_ADDR+0x3C

| Bit  | Field name | Reset      | RW | Description                                 |
|------|------------|------------|----|---------------------------------------------|
| 31:0 | TPR1       | 0x00000000 | RW | RTC timer pattern register (pattern[31:0]). |

# Table 187: RTC – TPR2 register description: address offset RTC\_BASE\_ADDR+0x40

| Bit  | Field name | Reset      | RW | Description                                  |
|------|------------|------------|----|----------------------------------------------|
| 31:0 | TPR2       | 0x00000000 | RW | RTC timer pattern register (pattern[63:32]). |

# Table 188: RTC – TPR3 register description: address offset RTC\_BASE\_ADDR+0x44

| Bit  | Field name | Reset      | RW | Description                                  |
|------|------------|------------|----|----------------------------------------------|
| 31:0 | TPR3       | 0x00000000 | RW | RTC timer pattern register (pattern[95:64]). |

Table 189: RTC - TPR4 register description: address offset RTC BASE ADDR+0x48

| _    |            |            |    |                                               |
|------|------------|------------|----|-----------------------------------------------|
| Bit  | Field name | Reset      | RW | Description                                   |
| 31:0 | TPR4       | 0x00000000 | RW | RTC timer pattern register (pattern[127:96]). |

Table 190: RTC - TIN register description: address offset RTC\_BASE\_ADDR+0x4C

| Bit  | Field name | Reset      | RW | Description                          |
|------|------------|------------|----|--------------------------------------|
| 31:0 | TIN        | 0x00000000 | RW | RTC timer interrupt number register. |

# 3.16 RNG

#### 3.16.1 Introduction

The RNG is a real random number generator based on a continuous analog noise that provides a 16-bit value to the host when read.

# 3.16.2 Functional description

The peripheral is normally used by the Bluetooth Stack, but the user can read the random value at any time by accessing the register VAL. The RNG peripheral is addressed through the AHB, so the access must be at 32-bit, otherwise hard fault is generated on Cortex M0.

The minimum period between two consecutive random numbers is about 1.25 us.

# 3.16.3 RNG registers

RNG peripheral base address (RNG\_BASE\_ADDR) 0xB0000000

Table 191: RNG registers

| Address offset | Name | RW | Reset      | Description                                                          |
|----------------|------|----|------------|----------------------------------------------------------------------|
| 0x00           | CR   | RW | 0x00000000 | RNG configuration register. Refer to the detailed description below. |
| 0x04           | SR   | R  | 0x00000000 | RNG status register. Refer to the detailed description below.        |
| 0x08           | VAL  | R  | 0x00000000 | RNG 16-bit random value. Refer to the detailed description below.    |

Table 192: RNG - CR register description: address offset RNG\_BASE\_ADDR+0x00

| Bit  | Field name | Reset      | RW | Description                                                                                                                                                                                                                                        |  |
|------|------------|------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1:0  | RESERVED   | 0x0        | RW | RESERVED                                                                                                                                                                                                                                           |  |
| 2    | DIS        | 0x0        | RW | <ul> <li>Set the state of the random number generator.</li> <li>0: RNG is enable.</li> <li>1: RNG is disabled. The internal free-running oscillators are put in power-down mode and the RNG clock is stopped at the input of the block.</li> </ul> |  |
| 31:3 | RESERVED   | 0x00000000 | RW | RESERVED                                                                                                                                                                                                                                           |  |

Table 193: RNG - SR register description: address offset RNG\_BASE\_ADDR+0x04

| Bit  | Field name | Reset      | RW | Description                                                                                                                                                                                                                                                                                           |  |
|------|------------|------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0    | RDY        | 0x0        | R  | New random value ready.  0: The VAL register value is not yet valid. If performing a read access to VAL, the host will be put on hold until a random value is available.  1: The VAL register contains a valid random number.  This bit remains at 0 when the RNG is disabled (RNGDIS bit = 1b in CR) |  |
| 31:1 | RESERVED   | 0x00000000 | R  | RESERVED                                                                                                                                                                                                                                                                                              |  |

Table 194: RNG - VAL register description: address offset RNG\_BASE\_ADDR+0x08

| Bit   | Field name   | Reset  | RW | Description              |
|-------|--------------|--------|----|--------------------------|
| 15:0  | RANDOM_VALUE | 0x0000 | R  | The 16-bit random value. |
| 31:16 | RESERVED     | 0x0000 | R  | RESERVED                 |

# 3.17 PDM stream processor

The BlueNRG-1 integrates a digital filter for processing PDM stream coming from a digital microphone and inputting into a GPIO pin. The BlueNRG-1 outputs a 0.8MHz or 1.6MHz signal into a GPIO pin for providing the digital microphone with a frequency clock.

# 3.18 System timer (SysTick)

The BlueNRG-1 includes a system timer (SysTick) that can be polled by software or can be configured to generate an interrupt. SysTick interrupt has its own entry in the vector table and therefore can have its own handler.

# 3.19 TX/RX event alert

The BlueNRG-1 provided with DIO14 pin a signal warning about a forthcoming transmission or receiving event. DIO14 switches to high level about 100µs before the BlueNRG-1 starts to transmit or receive and switches to low level at the end of the transmission/receiving event. The signal can be used for controlling an external antenna switching and supporting coexistence with other wireless technology.

# 3.20 SWD debug feature

The BlueNRG-1 embeds the ARM serial wire debug (SWD) port. It is two pins (clock and single bi-directional data) debug interface, providing all the debug functionality plus real-time access to system memory without halting the processor or requiring any target resident code.

Table 195: SWD port

| Pin functionality | Pin name | Pin description  |
|-------------------|----------|------------------|
| SWCLK             | DIO9     | SWD clock signal |
| SWDIO             | DIO10    | SWD data signal  |

# 3.20.1 Debugging tips

There are certain situation where debug access is disabled and chip cannot be accessed. This includes the following cases:

- Application that disable debug pins
- Application that send the device in sleep or standby state, since in this state debug port is not powered.

These cases are common during application development and device can end up in a state where debug access is no longer possible. To recover this situation, it is recommended to force IO7 pin high and hardware reset the device in order to force execution of the updater code (see Section 2.21 "Pre-programmed booloader"). After this step users can connect with SWD interface and erase the device flash memory.

# 3.21 Bluetooth low energy radio

The BlueNRG-1 integrates a RF transceiver compliant to the Bluetooth specification and to the standard national regulations in the unlicensed 2.4 GHz ISM band.

The RF transceiver requires very few external discrete components. It provides 96 dB link budgets with excellent link reliability, keeping the maximum peak current below 15 mA.

In transmit mode, the power amplifier (PA) drives the signal generated by the frequency synthesizer out to the antenna terminal through a very simple external network. The power delivered as well as the harmonic content depends on the external impedance seen by the PA.

# 3.21.1 Radio operating modes

Several operating modes are defined for the BlueNRG-1 radio:

- Reset mode
- Sleep mode
- Active mode
  - Radio mode
    - RX mode
    - TX mode

In Reset mode, the BlueNRG-1 is in ultra-low power consumption: all voltage regulators, clocks and the RF interface are not powered. The BlueNRG-1 enters Reset mode by asserting the external Reset signal. As soon as it is de-asserted, the device follows the normal activation sequence to transit to active mode.

In sleep mode either the low speed crystal oscillator or the low speed ring oscillator are running, whereas the high speed oscillators are powered down as well as the RF interface. The state of the BlueNRG-1 is retained and the content of the RAM is preserved.

While in sleep mode, the BlueNRG-1 waits until an internal timer expires and then it goes into active mode.

In active mode the BlueNRG-1 is fully operational: all interfaces, including RF, are active as well as all internal power supplies together with the high speed frequency oscillator. The MCU core is also running.

Radio mode differs from active mode as also the RF transceiver is active and it is capable of either transmitting or receiving.

# 3.22 Pre-programmed bootloader

BlueNRG-1 device has a pre-programmed bootloader supporting UART protocol with automatic baudrate detection. Main features of the embedded bootloader are:

- Auto baudrate detection up to 460 kbps
- Flash mass erase, section erase
- Flash programming
- Flash readout protection enable/disable

The pre- programmed bootloader is an application which is stored on the BlueNRG-1 internal ROM at manufacturing time by STMicroelectronics. This application allows upgrading the device Flash with a user application using a serial communication channel (UART).

Bootloader is activated by hardware by forcing DIO7 high during power-up or hardware Reset, otherwise, application residing in Flash will be launched.



The customer application must ensure that DIO7 is forced low during power up.



Bootloader protocol is described in a separate application note.

BlueNRG-1 Pin description

#### 4 Pin description

The BlueNRG-1 is proposed in two package versions: WCSP34 offering 14 GPIOs and QFN32 offering 15 GPIOs. A dedicated automotive grade QFN32 package offers the same pin-out of the standard QFN32. Figure 17: "BlueNRG-1 pin out top view (QFN32)" shows the QFN32 pin out and Figure 18: "BlueNRG-1 ball out top view (WCSP34)" shows the WCSP34 ball out.



Figure 17: BlueNRG-1 pin out top view (QFN32)

Pin description BlueNRG-1

Figure 18: BlueNRG-1 ball out top view (WCSP34)



BlueNRG-1 Pin description





**Table 196: Pinout description** 

| Pi | ns | Name           | I/O | Description                                    |  |  |
|----|----|----------------|-----|------------------------------------------------|--|--|
| 1  | F1 | DIO10          | I/O | General purpose digital I/O                    |  |  |
| 2  | E1 | DIO9           | I/O | General purpose digital I/O                    |  |  |
| 3  | D3 | DIO8           | I/O | General purpose digital I/O                    |  |  |
| 4  | D2 | DIO7/BOOT a    | I/O | Bootloader pin/<br>General purpose digital I/O |  |  |
| 5  | D1 | DIO6           | I/O | General purpose digital I/O                    |  |  |
| 6  | А3 | VBAT3          | VDD | Battery voltage input                          |  |  |
| 7  | C2 | DIO5           | I/O | General purpose digital I/O                    |  |  |
| 8  | С3 | DIO4           | I/O | General purpose digital I/O                    |  |  |
| 9  | B1 | DIO3           | I/O | General purpose digital I/O                    |  |  |
| 10 | A1 | DIO2           | I/O | General purpose digital I/O                    |  |  |
| 11 | B2 | DIO1           | I/O | General purpose digital I/O                    |  |  |
| 12 | A2 | DIO0           | I/O | General purpose digital I/O                    |  |  |
| 13 | A5 | ANATEST0/DIO14 | I/O | Analog output/<br>General purpose digital I/O  |  |  |

<sup>&</sup>lt;sup>a</sup> The pin DIO7/BOOT is monitored by bootloader after power up or hardware Reset and it should be low to prevent unwanted bootloader activation.

Pin description BlueNRG-1

| Pi | ins | Name      | I/O | Description                                          |  |  |
|----|-----|-----------|-----|------------------------------------------------------|--|--|
| 14 | D4  | ANATEST1  | 0   | Analog output                                        |  |  |
| 15 | B4  | ADC1      | I   | ADC input 1                                          |  |  |
| 16 | D5  | ADC2      | I   | ADC input 2                                          |  |  |
| 17 | A6  | FXTAL1    | I   | 16/32 MHz crystal                                    |  |  |
| 18 | B5  | FXTAL0    | I   | 16/32 MHz crystal                                    |  |  |
| 19 | -   | VBAT2     | VDD | Battery voltage input                                |  |  |
| 20 | C6  | RF1       | I/O | Antenna + matching circuit connection                |  |  |
| 21 | D6  | RF0       | I/O | Antenna + matching circuit connection                |  |  |
| 22 | E4  | SXTAL1    | I   | 32 kHz crystal                                       |  |  |
| 23 | E5  | SXTAL0    | I   | 32 kHz crystal                                       |  |  |
| 24 | E6  | VBAT1     | VDD | Battery voltage input                                |  |  |
| 25 | В3  | RESETN    | I   | System reset                                         |  |  |
| 26 | F6  | SMPSFILT1 | I   | SMPS output to external filter                       |  |  |
| 27 | F4  | SMPSFILT2 | I/O | SMPS output to external filter/battery voltage input |  |  |
| 28 | F3  | VDD1V2    | 0   | 1.2 V digital core output                            |  |  |
| 29 | -   | DIO13     | I/O | General purpose digital I/O                          |  |  |
| 30 | F2  | DIO12     | I/O | General purpose digital I/O                          |  |  |
| 31 | E3  | TEST      | I   | Test pin put to GND                                  |  |  |
| 32 | E2  | DIO11     | I/O | General purpose digital I/O                          |  |  |
| -  | A4  | GND       | GND | Ground                                               |  |  |
| -  | В6  | GND       | GND | Ground                                               |  |  |
| -  | C1  | GND       | GND | Ground                                               |  |  |
| -  | F5  | GND       | GND | Ground                                               |  |  |

BlueNRG-1 Memory mapping

### 5 Memory mapping

Program memory, data memory, registers and I/O ports are organized within the same linear 4-Gbyte address space.

The bytes are coded in memory in little Endian format. The lowest numbered byte in a word is considered the word's least significant byte and highest numbered byte the most significant.

The addressable memory space is divided into 16 main blocks, each 256 MB. All the memory areas that are not allocated to on-chip memories and peripherals are considered "RESERVED".

For the detailed mapping of an available memory and register areas, please refer to the memory map in table below and to the register lists detailed in each of the peripheral sections.

**Table 197: Memory mapping** 

| Address                   | Cortex-M0 address map | Size   | Description       |
|---------------------------|-----------------------|--------|-------------------|
| 0x0000_0000 - 0x0000_0FFF | Code                  | 4 KB   | ROM               |
| 0x1000_0000 - 0x1000_0FFF | Code                  | 4 KB   | ROM               |
| 0x1004_0000 - 0x1006_7FFF | Code                  | 160 KB | Flash             |
| 0x2000_0000 - 0x2000_2FFF | SRAM0 always on       | 12 KB  | SRAM              |
| 0x2000_3000 - 0x2000_5FFF | SRAM1 switchable      | 12 KB  | SRAM              |
| 0x2000_6000 - 0x3FFF_FFF  |                       |        | RESERVED          |
| 0x4000_0000               |                       | 4 KB   | GPIO              |
| 0x4010_0000               |                       | 4 KB   | Flash controller  |
| 0x4020_0000               |                       | 4 KB   | System controller |
| 0x4030_0000               |                       | 4 KB   | UART              |
| 0x4040_0000               |                       | 4 KB   | SPI               |
| 0x4050_0000               |                       | 4 KB   | RESERVED          |
| 0x4060_0000               |                       | 4 KB   | RESERVED          |
| 0x4070_0000               |                       | 4 KB   | Watchdog          |
| 0x4080_0000               | APB peripheral        | 4 KB   | ADC               |
| 0x4090_0000               |                       | 4 KB   | Clock generator   |
| 0x40A0_0000               |                       | 4 KB   | 12C2              |
| 0x40B0_0000               |                       | 4 KB   | I2C1 <sup>a</sup> |
| 0x40C0_0000               |                       | 4 KB   | AHB up converter  |
| 0x40D0_0000               |                       | 4 KB   | MFT1              |
| 0x40E0_0000               |                       | 4 KB   | MFT2              |
| 0x40F0_0000               |                       | 4 KB   | RTC               |
| 0x4010_0000               |                       | 4 KB   | RESERVED          |

<sup>&</sup>lt;sup>a</sup> The I<sup>2</sup>C 1 is not available in WLCSP34 package.



Memory mapping BlueNRG-1

| Address                   | Cortex-M0 address map  | Size   | Description         |
|---------------------------|------------------------|--------|---------------------|
| 0x4800_0000               |                        | 4 KB   | BLE controller      |
| 0x4810_0000               |                        | 4 KB   | BLE clock generator |
| 0x5000_0000               |                        | 4 KB   | RESERVED            |
| 0xA000_0000               |                        | 4 KB   | DMA controller      |
| 0xB000_0000               | AHB peripheral         | 4 KB   | RNG                 |
| 0xC000_0000               |                        | 4 KB   | PKA                 |
| 0xC000_0400               |                        | 4 KB   | RESERVED            |
| 0xE000_0000 - 0xE00F_FFFF | Private peripheral bus | 1 MB   | Cortex-M0 registers |
| 0xE010_0000 - 0xEFFF_FFF  | RESERVED               | 256 MB | RESERVED            |
| 0xF000_0000 - 0xFFFF_FFF  | RESERVED               | 256 MB | RESERVED            |

All the peripherals are addressed by APB, except DMA, RNG and PKA peripherals that are addressed by AHB. The peripherals DMA, RNG and PKA that are addressed through the AHB, must be accessed only with 32-bit accesses. Any 8-bit or 16-bit access will generate an AHB error leading to a hard fault on Cortex-M0.

BlueNRG-1 Application circuit

## 6 Application circuit

The schematics below are purely indicative.

Figure 20: Application circuit: active DC-DC converter QFN32 package



Figure 21: Application circuit: non-active DC-DC converter QFN32 package



Application circuit BlueNRG-1

1.7 V TO 3.6 V Power Supply XTAL1 Antenna DIO10 E1 DIO9 DIO9 SXTAL0 E5 D3 DIO8 DIO8 C7 D2 SXTAL1 DIO7 DIO7 RF0 D6 D1 DIO6 DIO6 АЗ RF1 FXTAL0 B5 DIO5 DIO5 FXTAL1 A6 C12 DIO4 XTAL2 C14

Figure 22: Application circuit: active DC-DC converter WCSP34 package

Figure 23: Application circuit: non active DC-DC converter WCSP34 package



BlueNRG-1 Application circuit

Table 198: External component list

| Component | Description                                      |
|-----------|--------------------------------------------------|
| C1        | Decoupling capacitor                             |
| C2        | DC-DC converter output capacitor                 |
| C3        | Decoupling capacitor for 1.2 V digital regulator |
| C4        | Decoupling capacitor for 1.2 V digital regulator |
| C5        | Decoupling capacitor                             |
| C6        | 32 kHz crystal loading capacitor                 |
| C7        | 32 kHz crystal loading capacitor                 |
| C8        | RF balun/matching network capacitor              |
| C9        | RF balun/matching network capacitor              |
| C10       | RF balun/matching network capacitor              |
| C11       | RF balun/matching network capacitor              |
| C12       | RF balun/matching network capacitor              |
| C13       | RF balun/matching network capacitor              |
| C14       | RF balun/matching network capacitor              |
| C15       | Decoupling capacitor                             |
| C16       | 16/32 MHz crystal loading capacitor              |
| C17       | 16/32 MHz crystal loading capacitor              |
| C18       | Decoupling capacitor                             |
| C19       | DC-DC converter output capacitor                 |
| L1        | 32 kHz crystal filter inductor                   |
| L2        | 16/32 MHz crystal filter inductor                |
| L3        | RF balun/matching network inductor               |
| L4        | RF balun/matching network inductor               |
| L5        | RF balun/matching network inductor               |
| XTAL1     | 32 kHz crystal (optional)                        |
| XTAL2     | 16/32 MHz crystal                                |

## 7 Absolute maximum ratings and thermal data

Table 199: Absolute maximum ratings

| Pin                                                   | Parameter                                       | Value        | Unit |
|-------------------------------------------------------|-------------------------------------------------|--------------|------|
| 5, 19, 24, 26, 28                                     | DC-DC converter supply voltage input and output | -0.3 to +3.9 | V    |
| 12, 29                                                | DC voltage on linear voltage regulator          | -0.3 to +3.9 | V    |
| 1, 2, 3, 4, 6, 7, 8, 9, 10, 11,<br>25, 27, 30, 31, 32 | DC voltage on digital input/output pins         | -0.3 to +3.9 | V    |
| 13, 14, 15,16                                         | DC voltage on analog pins                       | -0.3 to +3.9 | V    |
| 17, 18, 22, 23                                        | DC voltage on XTAL pins                         | -0.3 to +1.4 | V    |
| 20, 21                                                | DC voltage on RF pins                           | -0.3 to +1.4 | V    |
| TSTG                                                  | Storage temperature range                       | -40 to +125  | °C   |
| VESD-HBM                                              | Electrostatic discharge voltage                 | ±2.0         | kV   |



Absolute maximum ratings are those values above which damage to the device may occur. Functional operation under these conditions is not implied. All voltages are referred to GND.

Table 200: Thermal data

| Symbol   | Parameter                           | Value                       | Unit |  |
|----------|-------------------------------------|-----------------------------|------|--|
| Rthj-amb | Thermal resistance junction-ambient | 34 (QFN32)<br>50 (WLCSP34)  | °C/W |  |
| Rthj-c   | Thermal resistance junction-case    | 2.5 (QFN32)<br>25 (WLCSP34) | °C/W |  |

BlueNRG-1 General characteristics

### **8** General characteristics

Table 201: Recommended operating conditions

| Symbol         | Parameter                                                      | Min. | Тур. | Max. | Unit |
|----------------|----------------------------------------------------------------|------|------|------|------|
| VBAT           | Operating battery supply voltage                               | 1.7  |      | 3.6  | V    |
|                | Operating Ambient temperature range                            | -40  |      | +105 | °C   |
| T <sub>A</sub> | Operating Ambient temperature range for automotive grade level | -40  |      | +105 | °C   |

## 9 Electrical specification

#### 9.1 Electrical characteristics

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to  $T_A$  = 25 °C,  $V_{BAT}$  = 3.0 V. All performance data are referred to a 50  $\Omega$  antenna connector, via reference design, QFN32 package version.

**Table 202: Electrical characteristics** 

| Symbol           | Parameter      | Test conditions                                | Min. | Тур. | Max. | Unit |  |
|------------------|----------------|------------------------------------------------|------|------|------|------|--|
| Power co         | nsumption whe  | n DC-DC converter active                       |      |      |      |      |  |
| 1 01101 00       |                | Reset                                          |      | 5    |      | nA   |  |
| Іват             |                | Standby                                        |      | 500  |      | nA   |  |
|                  |                | Sleep mode: 32 kHz XO ON (24 KB retention RAM) |      | 0.9  |      |      |  |
|                  |                | Sleep mode: 32 kHZ RO ON (24 KB retention RAM) |      | 2.1  |      | μΑ   |  |
|                  |                | Active mode: CPU, Flash and RAM on             |      | 1.9  |      | mA   |  |
|                  |                | RX                                             |      | 7.7  |      | mA   |  |
|                  | Supply current | TX +8 dBm                                      |      | 15.1 |      |      |  |
|                  |                | TX +4 dBm                                      |      | 10.9 |      |      |  |
|                  |                | TX +2 dBm                                      |      | 9    |      |      |  |
|                  |                | TX -2 dBm                                      |      | 8.3  |      | A    |  |
|                  |                | TX -5 dBm                                      |      | 7.7  |      | mA   |  |
|                  |                | TX -8 dBm                                      |      | 7.1  |      |      |  |
|                  |                | TX -11 dBm                                     |      | 6.8  |      |      |  |
|                  |                | TX -14 dBm                                     |      | 6.6  |      |      |  |
| Power co         | nsumption whe  | n DC-DC converter not active                   |      |      |      |      |  |
|                  |                | Reset                                          |      | 5    |      | nA   |  |
|                  |                | Standby                                        |      | 500  |      | nA   |  |
| I <sub>BAT</sub> | Supply current | Sleep mode: 32 kHz XO ON (24 KB retention RAM) |      | 0.9  |      | ^    |  |
|                  |                | Sleep mode: 32 kHZ RO ON (24 KB retention RAM) |      | 2.1  |      | μA   |  |
|                  |                | RX                                             |      | 14.5 |      | mA   |  |
|                  |                | TX +8 dBm                                      |      | 28.8 |      |      |  |
|                  |                | TX +4 dBm                                      |      | 20.5 |      |      |  |
| IBAT             | Supply current | TX +2 dBm                                      |      | 17.2 |      | m ^  |  |
|                  | 3              | TX -2 dBm                                      |      | 15.3 |      | mA   |  |
|                  |                | TX -5 dBm                                      |      | 14   |      |      |  |
|                  |                | TX -8 dBm                                      |      | 13   |      |      |  |

| Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit |
|--------|-----------|-----------------|------|------|------|------|
|        |           | TX -11 dBm      |      | 12.3 |      |      |
|        |           | TX -14 dBm      |      | 12   |      |      |

#### 9.1.1 Peripheral current consumption

Table 203: Peripheral current consumption

| Peripheral        | Typical consumption V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 25 °C | Unit |
|-------------------|---------------------------------------------------------------------|------|
| GPIO              | 10                                                                  |      |
| Flash controller  | 5                                                                   |      |
| System controller | 3                                                                   |      |
| UART              | 80                                                                  |      |
| SPI               | 45                                                                  |      |
| Watchdog          | 4                                                                   |      |
| ADC               | 6                                                                   | μΑ   |
| I2C1              | 95                                                                  |      |
| I2C2              | 95                                                                  |      |
| MFT1              | 4                                                                   |      |
| MFT2              | 4                                                                   |      |
| RTC               | 6                                                                   |      |
| DMA               | 14                                                                  |      |



**Note:** The values are calculated as the increment to the current consumption when the peripheral is activated. The peripheral is activated if the related clock is provided.

### 9.2 RF general characteristics

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to  $T_A = 25$  °C,  $V_{BAT} = 3.0$  V. All performance data are referred to a 50  $\Omega$  antenna connector, via reference design, QFN32 package version.

Table 204: RF general characteristics

|        | 10010 20 11 111             | gonoral onalactorio |      |      |        |      |
|--------|-----------------------------|---------------------|------|------|--------|------|
| Symbol | Parameter                   | Test conditions     | Min. | Тур. | Max.   | Unit |
| FREQ   | Frequency range             |                     | 2400 |      | 2483.5 | MHz  |
| FCH    | Channel spacing             |                     |      | 2    |        | MHz  |
| RFch   | RF channel center frequency |                     | 2402 |      | 2480   | MHz  |

#### RF transmitter characteristics 9.3

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to T<sub>A</sub> = 25 °C, V<sub>BAT</sub> = 3.0 V. All performance data are referred to a 50 Ω antenna connector, via reference design, QFN32 package version.

**Table 205: RF Transmitter characteristics** 

| Symbol | Parameter                                                | Test conditions                                            | Min. | Тур.                         | Max. | Unit |
|--------|----------------------------------------------------------|------------------------------------------------------------|------|------------------------------|------|------|
| MOD    | Modulation scheme                                        |                                                            | GFSK |                              |      |      |
| ВТ     | Bandwidth-bit period product                             |                                                            |      | 0.5                          |      |      |
| Mindex | Modulation index                                         |                                                            |      | 0.5                          |      |      |
| DR     | Air data rate                                            |                                                            |      | 1                            |      | Mbps |
| PMAX   | Maximum Output Power                                     | At antenna connector                                       |      | +8                           | +10  | dBm  |
| PRFC   | Minimum Output Power                                     |                                                            |      | -15                          |      | dBm  |
| PBW1M  | 6 dB Bandwidth for<br>modulated carrier (1<br>Mbps)      | Using resolution bandwidth of 100kHz                       | 500  |                              |      | kHz  |
| PRF1   | 1 <sup>st</sup> Adjacent channel<br>transmit power 2 MHz | Using resolution bandwidth of 100 kHz and average detector |      | -35                          |      | dBm  |
| PRF2   | 2 <sup>nd</sup> Adjacent channel<br>transmit Power >3MHz | Using resolution bandwidth of 100 kHz and average detector |      | -40                          |      | dBm  |
| ZLOAD  | Optimum differential load                                | @ 2440 MHz                                                 |      | 25.4 +<br>j20.8 <sup>a</sup> |      | Ω    |

#### 9.4 RF receiver characteristics

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to T<sub>A</sub> = 25 °C, V<sub>BAT</sub> = 3.0 V. All performance data are referred to a 50  $\Omega$  antenna connector, via reference design, QFN32 package version.

Table 206: RF receiver characteristics

| Symbol            | Parameter                         | Test conditions                            | Min. | Тур.           | Max. | Unit |
|-------------------|-----------------------------------|--------------------------------------------|------|----------------|------|------|
| RXSENS            | Sensitivity                       | BER <0.1%                                  |      | -88            |      | dBm  |
| PSAT              | Saturation                        | BER <0.1%                                  |      | 11             |      | dBm  |
| zIN               | Input differential impedance      | @ 2440 MHz                                 |      | 25.5-<br>j14.2 |      | Ω    |
| RF selectivity    | with BLE equal modulation on inte | rfering signal                             |      |                |      |      |
| C/ICO-<br>channel | Co-channel interference           | Wanted signal = -<br>67 dBm, BER ≤<br>0.1% |      | 6              |      | dBc  |
| C/I1 MHz          | Adjacent (+1 MHz) interference    | Wanted signal = -<br>67 dBm,<br>BER≤0.1%   |      | 0              |      | dBc  |

a Simulated value

DocID028866 Rev 1 158/173



| Symbol            | Parameter                                                                                                                | Test conditions                            | Min.                | Тур.     | Max. | Unit |
|-------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------|----------|------|------|
| C/I2 MHz          | Adjacent (+2 MHz)<br>interference                                                                                        | Wanted signal = -<br>67 dBm, BER ≤<br>0.1% |                     | -40      |      | dBc  |
| C/I3 MHz          | Adjacent (+3 MHz) interference                                                                                           | Wanted signal = -<br>67 dBm, BER ≤<br>0.1% |                     | -47      |      | dBc  |
| C/I≥4 MHz         | Adjacent (≥ ± 4 MHz) interference                                                                                        | Wanted signal = -<br>67 dBm, BER ≤<br>0.1% |                     | -46      |      | dBc  |
| C/I≥6 MHz         | Adjacent (≥ ± 6 MHz) interference                                                                                        | Wanted signal= -67<br>dBm BER ≤ 0.1%       |                     | -48      |      | dBc  |
| C/I≥25 MHz        | Adjacent (≥ ±25 MHz) Wanted signal= -67 dBm, BER ≤ 0.1%                                                                  |                                            |                     | -70      |      | dBc  |
| C/IImage          | Image frequency interference -2 MHz                                                                                      | Wanted signal = -<br>67 dBm, BER ≤<br>0.1% |                     | -16      |      | dBc  |
| C/IImage±1<br>MHz | Adjacent (±1 MHz) interference to in-band image frequency -1 MHz -3 MHz  Adjacent (±1 MHz) interference Wanted 67 dBm 0. |                                            |                     | 0<br>-23 |      | dBc  |
| Intermodulatio    | n characteristics (CW signal at f <sub>1</sub> ,                                                                         | BLE interfering signal a                   | at f <sub>2</sub> ) |          |      |      |
| P_IM(3)           | Input power of IM interferes at 3 and 6 MHz distance from wanted signal                                                  | Wanted signal = -<br>64dBm, BER ≤<br>0.1%  |                     | -34      |      | dBm  |
| P_IM(-3)          | Input power of IM interferes at -3 and -6 MHz distance from wanted signal                                                | Wanted signal = -<br>64 dBm, BER ≤<br>0.1% |                     | -48      |      | dBm  |
| P_IM(4)           | Input power of IM interferes at ±4 and ±8 MHz distance from wanted signal                                                | Wanted signal = -<br>64 dBm, BER ≤<br>0.1% |                     | -34      |      | dBm  |
| P_IM(5)           | Input power of IM interferes at ±5 and ±10 MHz distance from wanted signal                                               | Wanted signal = -<br>64 dBm, BER ≤<br>0.1% |                     | -34      |      | dBm  |

# 9.5 High speed crystal oscillator characteristics

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to  $T_A = 25$  °C,  $V_{BAT} = 3.0$  V.

Table 207: High speed crystal oscillator characteristics

| Symbol | Parameter                    | Test conditions                                                                                                       | Min. | Тур.  | Max. | Unit |
|--------|------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| fNOM   | Nominal frequency            |                                                                                                                       |      | 16/32 |      | MHz  |
| fTOL   | Frequency tolerance          | Includes initial accuracy, stability over temperature, aging and frequency pulling due to incorrect load capacitance. |      |       | ±50  | ppm  |
| ESR    | Equivalent series resistance |                                                                                                                       |      |       | 100  | Ω    |
| PD     | Drive level                  |                                                                                                                       |      |       | 100  | μW   |

#### 9.5.1 High speed crystal oscillator

The BlueNRG includes a fully integrated low power 16/32 MHz Xtal oscillator with an embedded amplitude regulation loop. In order to achieve low power operation and good frequency stability of the XTAL oscillator, certain considerations with respect to the quartz load capacitance C0 need to be taken into account. *Figure 24: "High speed oscillator block diagram"* shows a simplified block diagram of the amplitude regulated oscillator used on the BlueNRG-1.



Figure 24: High speed oscillator block diagram

Low power consumption and fast startup time is achieved by choosing a quartz crystal with a low load capacitance C0. A reasonable choice for capacitor C0 is 12 pF. To achieve good frequency stability, the following equation needs to be satisfied:

$$C_0 = \frac{C_1 \star C_2}{C_1 + C_2}$$

Where  $C_1$ '= $C_1$ + $C_{PCB1}$ + $C_{PAD}$ ,  $C_2$ '= $C_2$ + $C_{PCB2}$ + $C_{PAD}$ , where  $C_1$  and  $C_2$  are external (SMD) components,  $C_{PCB1}$  and  $C_{PCB2}$  are PCB routing parasites and  $C_{PAD}$  is the equivalent small-signal pad-capacitance. The value of  $C_{PAD}$  is around 0.5 pF for each pad. The routing parasites should be minimized by placing quartz and  $C_1/C_2$  capacitors close to the chip, not only for an easier matching of the load capacitance  $C_0$ , but also to ensure robustness against noise injection. Connect each capacitor of the Xtal oscillator to ground by a separate vias.

#### 9.6 Low speed crystal oscillator characteristics

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to  $T_A = 25$  °C,  $V_{BAT} = 3.0$  V.

Table 208: Low speed crystal oscillator characteristics

| Symbol | Parameter                    | Test conditions                                                                                                       | Min. | Тур.   | Max. | Unit |
|--------|------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|--------|------|------|
| fNOM   | Nominal frequency            |                                                                                                                       |      | 32.768 |      | kHz  |
| fTOL   | Frequency tolerance          | Includes initial accuracy, stability over temperature, aging and frequency pulling due to incorrect load capacitance. |      |        | ±50  | ppm  |
| ESR    | Equivalent series resistance |                                                                                                                       |      |        | 90   | kΩ   |
| PD     | Drive level                  |                                                                                                                       |      |        | 0.1  | μW   |



These values are the correct ones for NX3215SA-32.768 kHz-EXS00A-MU00003.

#### 9.7 High speed ring oscillator characteristics

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to  $T_A = 25$  °C,  $V_{BAT} = 3.0$  V, QFN32 package version.

Table 209: High speed ring oscillator characteristics

| Symbol | Parameter         | Test conditions | Min. | Тур. | Max. | Unit   |
|--------|-------------------|-----------------|------|------|------|--------|
| fnom   | Nominal frequency | WLCSP34         |      | 14   |      | N41.1- |
|        |                   | QFN32           |      | 13.6 |      | MHz    |

### 9.8 Low speed ring oscillator characteristics

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to  $T_A$  = 25 °C,  $V_{BAT}$  =3.0 V, QFN32 package version.

Table 210: Low speed ring oscillator characteristics

| Symbol           | Parameter           | Test conditions | Min. | Тур. | Max. | Unit |
|------------------|---------------------|-----------------|------|------|------|------|
| 32 kHz ring      | oscillator (LSROSC) |                 |      |      |      |      |
| f <sub>NOM</sub> | Nominal frequency   |                 |      | 37.4 |      | kHz  |
| f <sub>TOL</sub> | Frequency tolerance |                 |      |      | ±500 | ppm  |

### 9.9 N-fractional frequency synthesizer characteristics

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to  $T_A = 25$  °C,  $V_{BAT} = 3.0$  V,  $f_c = 2440$  MHz.



Table 211: N-Fractional frequency synthesizer characteristics

| Symbol    | Parameter              | Test conditions               |  | Тур. | Max. | Unit   |
|-----------|------------------------|-------------------------------|--|------|------|--------|
| DNICVNITU | DE corrier phase poice | At ±1 MHz offset from carrier |  | -113 |      | dBc/Hz |
| PNSYNTH   | RF carrier phase noise | At ±3 MHz offset from carrier |  | -119 |      | dBc/Hz |
| LOCKTIME  | PLL lock time          |                               |  |      | 40   | μs     |
| TOTIME    | PLL turn on / hop time | Including calibration         |  |      | 150  | μs     |

## 9.10 Auxiliary blocks characteristics

Characteristics measured over recommended operating conditions unless otherwise specified. Typical value are referred to  $T_A$  = 25 °C,  $V_{BAT}$  =3.0 V,  $f_c$  = 2440 MHz. QFN32 package version.

**Table 212: Auxiliary blocks characteristics** 

| Symbol                | Parameter               | Test conditions                                            | Min.      | Тур. | Max.                                             | Unit  |  |
|-----------------------|-------------------------|------------------------------------------------------------|-----------|------|--------------------------------------------------|-------|--|
|                       |                         | Analog-to-Digital Conver                                   | ter (ADC  | C)   |                                                  |       |  |
| $V_{DDA}$             | Analog supply voltage   |                                                            | 1.7       | 3.0  | 3.6                                              | V     |  |
| Idda, avg             | Analog supply current   | Average current during conversion                          |           |      | 0.460                                            | mA    |  |
| I <sub>DDA, OFF</sub> | Analog supply current   | Block disabled                                             |           | TBD  |                                                  | nA    |  |
| VINP, INN             | Input pin voltage       | With input attenuator                                      | -50<br>mV |      | (V <sub>BAT</sub> +50 mV) /<br>Input attenuation | V     |  |
| fclk                  | Clock frequency         |                                                            |           | 1    |                                                  | MHz   |  |
| ENOR                  | Effective number        | Differential ended. Decimation factor = 200, Vbias = 0.6 V |           | 10   | 12                                               | bits  |  |
| ENOB                  | of bits                 | Single ended. Decimation factor = 200, Vbias = 0.6 V       |           | 9    | 9.5                                              | Dita  |  |
| CNID                  | Signal-to-Noise         | Differential ended. Decimation factor = 200, Vbias = 0.6 V |           |      | 75                                               | 40    |  |
| SNR                   | ratio                   | Single ended. Decimation factor = 200, Vbias = 0.6 V       |           |      | 74                                               | dB    |  |
|                       |                         | Analog temperature s                                       | sensor    |      |                                                  |       |  |
| TRANGE                | Temperature range       |                                                            | -40       |      | +105                                             | °C    |  |
| TERR                  | Error in temperature    | (after calibration)                                        | -4        | 0    | +4                                               | °C    |  |
| TSLOPE                | Temperature coefficient |                                                            |           | 3.1  |                                                  | mV/°C |  |
| TICC                  | Current consumption     |                                                            |           | 10   |                                                  | μΑ    |  |

| Symbol      | Parameter                               | Test conditions          | Min. | Тур. | Max. | Unit |
|-------------|-----------------------------------------|--------------------------|------|------|------|------|
| TTS-<br>OUT | Output voltage level                    |                          |      | 1    |      | V    |
| Battery ind | licator and brown-out                   | Reset (BOR) <sup>a</sup> |      |      |      |      |
| VBLT1       | Battery level thresholds 1              |                          |      | 2.7  |      | V    |
| VBLT2       | Battery level thresholds 2              |                          |      | 2.5  |      | V    |
| VBLT3       | Battery level thresholds 3              |                          |      | 2.3  |      | V    |
| VBLT4       | Battery level thresholds 4              |                          |      | 2.1  |      | V    |
| ABLT        | Battery level<br>thresholds<br>accuracy |                          |      |      | 5    | %    |
| VABOR       | Ascending brown-<br>out threshold       |                          |      | 1.79 |      | V    |
| VDBOR       | Descending<br>brown-out<br>threshold    |                          |      | 1.73 |      | V    |

77

 $<sup>^{\</sup>rm a}$  BOR must be disabled to allow the BlueNRG-1 to operate in the 1.7 - 2.0 V supply voltage range

BlueNRG-1 Package information

# 10 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

#### Package information

## 10.1 QFN32 package information

Figure 25: QFN32 (5 x 5 x 1 pitch 0.5 mm) package outline



Table 213: QFN32 (5 x 5 x 1 pitch 0.5 mm) mechanical data

| Dim. |      | mm       |      |
|------|------|----------|------|
| Dim. | Min. | Тур.     | Max. |
| Α    | 0.80 | 0.85     | 1.00 |
| A1   | 0    | 0.02     | 0.05 |
| А3   |      | 0.20 REF |      |
| b    | 0.25 | 0.25     | 0.30 |
| D    |      | 5.00 BSC |      |
| Е    |      | 5.00 BSC |      |
| D2   | 3.2  |          | 3.70 |
| E2   | 3.2  |          | 3.70 |
| е    |      | 0.5 BSC  |      |
| L    | 0.30 | 0.40     | 0.50 |
| Ф    | 0°   |          | 14°  |
| K    | 0.20 |          |      |

Figure 26: QFN32 (5 x 5 x 1 pitch 0.5 mm) package detail "A"



### 10.2 WLCSP34 package information

Figure 27: WLCSP34 (2.66 x 2.56 x 0.5 pitch 0.4 mm) package outline



 The corner of terminal A1 must be identified on the top surface by using a laser marking dot.

168/173 DocID028866 Rev 1

Table 214: WLCSP34 (2.66 x 2.56 x 0.5 pitch 0.4 mm) mechanical data

| Dim. |      | mm.  |      | Notes |
|------|------|------|------|-------|
| Dim. | Min. | Тур. | Max. | Notes |
| А    |      |      | 0.50 |       |
| A1   |      | 0.20 |      |       |
| b    |      | 0.27 |      | (1)   |
| D    | 2.50 | 2.56 | 2.58 | (2)   |
| D1   |      | 2.00 |      |       |
| E    | 2.60 | 2.66 | 2.68 | (3)   |
| E1   |      | 2.00 |      |       |
| е    |      | 0.40 |      |       |
| f    |      | 0.28 |      |       |
| g    | _    | 0.33 |      |       |
| ccc  |      |      | 0.05 |       |

#### Notes:

<sup>&</sup>lt;sup>(1)</sup>The typical ball diameter before mounting is 0.25 mm.

 $<sup>^{(2)}</sup>D = f + D1 + f.$ 

 $<sup>^{(3)}</sup>E = g + E1 + g.$ 

### 11 PCB assembly guidelines

For Flip Chip mounting on the PCB, STMicroelectronics recommends the use of a solder stencil aperture of 330 x 330 µm maximum and a typical stencil thickness of 125 µm.

Flip Chips are fully compatible with the use of near eutectic 95.8% Sn, 3.5% Ag, 0.7% Cu solder paste with no-clean flux. ST's recommendations for Flip-Chip board mounting are illustrated on the soldering reflow profile shown in *Figure 28: "Flip Chip CSP (2.71 x 2.58 x 0.5 pitch 0.4 mm) package reflow profile recommendation"*.



Figure 28: Flip Chip CSP (2.71 x 2.58 x 0.5 pitch 0.4 mm) package reflow profile recommendation

Table 215: Flip Chip CSP (2.71 x 2.58 x 0.5 pitch 0.4 mm) package reflow profile recommendation

| Profile                                      | Value         |         |  |
|----------------------------------------------|---------------|---------|--|
|                                              | Тур.          | Max.    |  |
| Temp. gradient in preheat (T = 70 - 180 °C/s | 0.9 °C/s      | 3 °C/s  |  |
| Temp. gradient (T = 200 - 225 °C)            | 2 °C/s        | 3 °C/s  |  |
| Peak temp. in reflow                         | 240 - 245 °C  | 260 °C  |  |
| Time above 200 °C                            | 60 s          | 90 s    |  |
| Temp. gradient in cooling                    | -2 to -3 °C   | -6 °C/s |  |
| Time from 50 to 220 °C                       | 160 to 220 °C |         |  |

Dwell time in the soldering zone (with temperature higher than 220 °C) has to be kept as short as possible to prevent component and substrate damage. Peak temperature must not exceed 260 °C. Controlled atmosphere (N2 or N2H2) is recommended during the whole reflow, especially above 150 °C.

Flip Chips are able to withstand three times the previous recommended reflow profile to be compatible with a double reflow when SMDs are mounted on both sides of the PCB plus one additional repair.

A maximum of three soldering reflows are allowed for these lead-free packages (with repair step included).

The use of a no-clean paste is highly recommended to avoid any cleaning operation. To prevent any bump cracks, ultrasonic cleaning methods are not recommended.

Revision history BlueNRG-1

# 12 Revision history

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 23-Jun-2016 | 1       | Initial release. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

